JPS6259823B2 - - Google Patents
Info
- Publication number
- JPS6259823B2 JPS6259823B2 JP57093811A JP9381182A JPS6259823B2 JP S6259823 B2 JPS6259823 B2 JP S6259823B2 JP 57093811 A JP57093811 A JP 57093811A JP 9381182 A JP9381182 A JP 9381182A JP S6259823 B2 JPS6259823 B2 JP S6259823B2
- Authority
- JP
- Japan
- Prior art keywords
- lsi
- signal
- data
- circuit
- lsis
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F3/00—Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Human Computer Interaction (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Bus Control (AREA)
- Memory System (AREA)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP57093811A JPS58211231A (ja) | 1982-06-01 | 1982-06-01 | 情報処理システム |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP57093811A JPS58211231A (ja) | 1982-06-01 | 1982-06-01 | 情報処理システム |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS58211231A JPS58211231A (ja) | 1983-12-08 |
JPS6259823B2 true JPS6259823B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) | 1987-12-12 |
Family
ID=14092780
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP57093811A Granted JPS58211231A (ja) | 1982-06-01 | 1982-06-01 | 情報処理システム |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS58211231A (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS6148058A (ja) * | 1984-08-14 | 1986-03-08 | Mitsubishi Electric Corp | マイクロプロセツサのバスライン制御回路 |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS519525A (ja) * | 1974-07-12 | 1976-01-26 | Matsushita Electric Works Ltd | Konpyuutanyushutsuryokusetsuzokuhoshiki |
-
1982
- 1982-06-01 JP JP57093811A patent/JPS58211231A/ja active Granted
Also Published As
Publication number | Publication date |
---|---|
JPS58211231A (ja) | 1983-12-08 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US3940743A (en) | Interconnecting unit for independently operable data processing systems | |
US4503490A (en) | Distributed timing system | |
US5359717A (en) | Microprocessor arranged to access a non-multiplexed interface or a multiplexed peripheral interface | |
JP2612559B2 (ja) | シフトレジスタ・メモリの状態を決定する方法と装置 | |
US4519028A (en) | CPU with multi-stage mode register for defining CPU operating environment including charging its communications protocol | |
US5021950A (en) | Multiprocessor system with standby function | |
US4797853A (en) | Direct memory access controller for improved system security, memory to memory transfers, and interrupt processing | |
US5448703A (en) | Method and apparatus for providing back-to-back data transfers in an information handling system having a multiplexed bus | |
US5140680A (en) | Method and apparatus for self-timed digital data transfer and bus arbitration | |
KR890002330B1 (ko) | 멀티프로세서 시스템 | |
EP0258872B1 (en) | Serial data transfer system | |
US5237696A (en) | Method and apparatus for self-timed digital data transfer and bus arbitration | |
US3996561A (en) | Priority determination apparatus for serially coupled peripheral interfaces in a data processing system | |
US5805929A (en) | Multiple independent I/O functions on a PCMCIA card share a single interrupt request signal using an AND gate for triggering a delayed RESET signal | |
US5081576A (en) | Advance polling bus arbiter for use in multiple bus system | |
EP0321628B1 (en) | Shared memory interface for a data processing system | |
US4136400A (en) | Micro-programmable data terminal | |
US4287563A (en) | Versatile microprocessor bus interface | |
US5485428A (en) | Memory device with page select capability | |
KR20010053365A (ko) | 디바이스간 직렬 버스 프로토콜 | |
US5115503A (en) | System for adapting its clock frequency to that of an associated bus only when it requires usage thereof | |
US3900722A (en) | Multi-chip calculator system having cycle and subcycle timing generators | |
US4482949A (en) | Unit for prioritizing earlier and later arriving input requests | |
GB2060961A (en) | Data processing system having memory modules with distributed address information | |
US4967390A (en) | Bus driving and decoding circuit |