JPS6153778A - Field effect transistor - Google Patents

Field effect transistor

Info

Publication number
JPS6153778A
JPS6153778A JP17547284A JP17547284A JPS6153778A JP S6153778 A JPS6153778 A JP S6153778A JP 17547284 A JP17547284 A JP 17547284A JP 17547284 A JP17547284 A JP 17547284A JP S6153778 A JPS6153778 A JP S6153778A
Authority
JP
Japan
Prior art keywords
region
diode
source region
field effect
effect transistor
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP17547284A
Other languages
Japanese (ja)
Inventor
Tatsuo Tokue
徳江 達夫
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NEC Corp
Original Assignee
NEC Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by NEC Corp filed Critical NEC Corp
Priority to JP17547284A priority Critical patent/JPS6153778A/en
Publication of JPS6153778A publication Critical patent/JPS6153778A/en
Pending legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
    • H01L27/06Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration
    • H01L27/0605Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration integrated circuits made of compound material, e.g. AIIIBV

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Junction Field-Effect Transistors (AREA)

Abstract

PURPOSE:To obtain a GaAs FET having a high surge resistance in a semiconductor substrate, by providing a region to be P-N joined with a source region in contact with the source region, and by connecting the region to a gate electrode. CONSTITUTION:An active channel layer 32, a source region 33 and a drain region 34 are selectively formed on a semi-insulating substrate 31, by means of the ion implantation. The regions 33 and 34 are of N<+> type and have a sufficient concentration of impurity to provide an N<+> type layer of a diode in a part of the region 33. A P<+> type region 40 of the diode is formed by the ion implantation. After annealing, ohmic contacting metals 35, 36 and 41 are provided on the regions 33, 34 and 40, while a Schottky contacting gate electrode 37 is provided on the active channel layer 32, and the electrode 37 is connected with the metal 41. In such a manner, the source region is also used as one region of the protective diode, and the parasitic resistace or inductance due the wiring is substantially reduced. Moreover, the required chip area is also reduced substantially.

Description

【発明の詳細な説明】 (産業上の利用分野) 本発明は、電界効果トランジスタ、特に、ガリウム砒素
全半纏体材料とする電界効果トランジスタの構造に関す
るものであり、眠気的サージ耐量を確保する為の保護素
子を有する電界効果トランジスタに関するものである。
[Detailed Description of the Invention] (Industrial Application Field) The present invention relates to a field effect transistor, and particularly to a structure of a field effect transistor made of a gallium arsenide all-semiconductor material, in order to ensure drowsiness surge resistance. The present invention relates to a field effect transistor having a protection element.

(従来の技術) ガリウム砒素ヲ半4体材料とする電界効果トランジスタ
(以下、GaAsFET ll!−Qe丁)ハ、近年。
(Prior Art) Field effect transistors (hereinafter referred to as GaAsFETs) using gallium arsenide as a semi-quartet material have recently been developed.

マイクロ波帯用途のみならず、テレビチューナー等の民
生用機器にも応用される様になっている。
It has come to be applied not only to microwave band applications, but also to consumer equipment such as television tuners.

この様な民生用機器、特にテレビチューナー用において
は、素子のゲート絶縁膜の電気的サージ耐量が実際の使
用上問題となる場合がある。q!fiC1GaAs  
FET  Ticおいては、サージ耐量に、数エルグ程
度であり1通常ゲート・ソース間に保護素子を設けるこ
とにより、サージ耐量の改善全行なっている。保護素子
としては、pn a pnp型。
In such consumer devices, especially television tuners, the electrical surge resistance of the gate insulating film of the device may become a problem in actual use. q! fiC1GaAs
In the FET Tic, the surge resistance is approximately several ergs, and the surge resistance is generally improved by providing a protection element between the gate and the source. The protection element is of the pn a pnp type.

npn型のダイオードがあるが、GaAs  FETの
特性を損なわず、かつ、十分なサージ耐量金得る為には
、pn型が有利である。
There are npn type diodes, but the pn type is advantageous in order to not impair the characteristics of the GaAs FET and to obtain sufficient surge resistance.

このエフな保護用ダイオード金有する() a A 5
FET の従来構造の一例を第2図に示す。第2図に示
す構造では、FET領域と保護ダイオード領域とが半絶
縁性のGaAs基板11に別個に形成され、電極配線に
より接続されている。すなわち。
This protective diode has gold () a A 5
An example of a conventional FET structure is shown in FIG. In the structure shown in FIG. 2, an FET region and a protection diode region are formed separately on a semi-insulating GaAs substrate 11 and connected by electrode wiring. Namely.

保護ダイオードのp 領域21上の電極23とチャンネ
ル領域12上のゲート電極17.および保設ダイオード
のn 領域20上の電極22とソース領域13にオーミ
ック接続金属152弁して接続されるソース電極18と
をそれぞれ金屑配線に工す接続している。ドレイン領域
14はこれに接触するオーミック接続金属16上のドレ
イン電極19から外部に導出される。
An electrode 23 on the p-region 21 of the protection diode and a gate electrode 17 on the channel region 12. The electrode 22 on the n-region 20 of the storage diode and the source electrode 18, which is connected to the source region 13 through an ohmic connection metal 152, are connected to each other by means of metal scrap wiring. The drain region 14 is led out from a drain electrode 19 on the ohmic connection metal 16 in contact therewith.

かかる溝底においては、金属配線の配線抵抗やインダク
タンス等により、十分なサージ耐量が得られない場合が
ある。すなわち、保護ダイオードkGaAs  FET
に接続し、サージ耐量の改善を行なう為には、保護ダイ
オードの逆方向耐圧VatPETのゲート耐圧より低く
し、かつ、4通時の動作抵抗Rs金低くする必要がある
。″11辷、この両者を接続する場合に、金属配線にと
もなう寄生成分(抵抗、インダクタンス等)Fr、低く
しないと、サージが十分に保護ダイオードに吸収されず
に。
At such a groove bottom, sufficient surge resistance may not be obtained due to wiring resistance, inductance, etc. of the metal wiring. That is, protection diode kGaAs FET
In order to improve the surge withstand capability, it is necessary to make the reverse breakdown voltage of the protection diode lower than the gate breakdown voltage of VatPET, and to lower the four-way operating resistance Rs. 11. When connecting these two, the parasitic components (resistance, inductance, etc.) associated with the metal wiring must be lowered, otherwise the surge will not be sufficiently absorbed by the protection diode.

1!’ E Tのゲートに印加されてしまい、この結果
FET部が破壊されることとなる。また、上記の配線に
より、両者を接続する構造をとると1面積が増大し、製
品の低価格化が達成されない欠点がある。
1! ' is applied to the gate of ET, and as a result, the FET section is destroyed. Further, if a structure is adopted in which the two are connected by the above-mentioned wiring, the area increases, and there is a drawback that a reduction in the price of the product cannot be achieved.

(発明が解決しようとする問題点) 本発明の目的は、上記従来技術による構造の欠点を除去
し、十分な電気的サージ耐itを有し、かつ、低価格の
GaAsFET t−提供するものである。
(Problems to be Solved by the Invention) An object of the present invention is to eliminate the drawbacks of the structure according to the prior art described above, and to provide a low-cost GaAsFET that has sufficient electrical surge resistance. be.

(問題点全解決するための手段) 本発明によれば、半絶縁性り2)半導体基板にソース領
域とドレイン領域とゲート電極とを有し、さらにソース
領域に接してこれとPN接合全形成する領域を有し、こ
のPNw:合を形成する領域をゲート電極に接続した電
界効果トランジスタを得る。
(Means for Solving All Problems) According to the present invention, semi-insulating property 2) A semiconductor substrate has a source region, a drain region, and a gate electrode, and further, a PN junction is formed in contact with the source region. A field effect transistor is obtained in which the region forming the PNw: junction is connected to the gate electrode.

(作用) 本発明に、Cれ1/fソース領域金保護ダイオードの一
方の領域と兼用しているので、配線による寄生抵抗やイ
ンダクタンス等がきわめて小さく、かつ。
(Function) In the present invention, since the C 1/f source region also serves as one region of the gold protection diode, parasitic resistance and inductance due to wiring are extremely small.

チップ面積も少なくてすみ、サージ耐量に優れたQaA
sFET  ’ft実現することができる。
QaA requires less chip area and has excellent surge resistance
sFET'ft can be realized.

(実施例) 以下1図面上用いて本発明金より詳繍に説明する。(Example) The present invention will be explained in detail below with reference to one drawing.

第1図は、不発明の一実施例によるGaAsFETの描
漬て示し/こも0でJ5る。半絶縁性G a A s基
板31上に、活性チャンネル層32..ソース領域33
お工びドレイン領域34金イオン注入技術を用いて選(
;<的lこ形成する。この場合に、ソース領域33おL
ひドレイン領域34はN 型とじ一ソース領域33の一
部がダ・fオードの口 層となるのに十分な不純物濃度
で形成する。そ7)後、ダイオードのp 領域40全イ
オン注入により形成し、アニーリングを行なった後、ソ
ースおよびドレイン領域33.34とp 領域40にオ
ーミック接続する金M35,36.41を活性チャンネ
ル層32にショットキー接M 1−るゲートニ極37T
h形成全行い、ゲート1に極37と金属41とt接Il
iする。
FIG. 1 shows a pictorial representation of a GaAsFET according to one embodiment of the invention. On the semi-insulating G a As substrate 31 , an active channel layer 32 . .. Source area 33
The fabricated drain region 34 was selected using gold ion implantation technology (
;<Make a target. In this case, the source region 33 and L
The low drain region 34 is formed with a sufficient impurity concentration so that a portion of the N-type source region 33 becomes the opening layer of the diode. 7) After that, the entire p-region 40 of the diode is formed by ion implantation, and after annealing, gold M35, 36.41 is deposited on the active channel layer 32 to make ohmic connection to the source and drain regions 33, 34 and the p-region 40. Schottky contact M 1-gate polarity 37T
Complete the h formation, and connect the pole 37 to the gate 1 and the metal 41 to the t-contact Il.
i do

又ソースお工びドレイン電極38.39は金属35゜3
6上に形成する。このように、第1図に示す構造のGa
AsFET  i’j従米ノ構造GDGaAsFE’l
”  とほぼ同じ工程で実現できる。
Also, the source and drain electrodes 38 and 39 are metal 35°3.
Form on 6. In this way, Ga
AsFET i'j conventional structure GDGaAsFE'l
” can be achieved using almost the same process.

第2図しこ不を不発明の一実施例による構造においては
、ダイオードのn+層とF E Tのソース領域は同じ
領域33であり、これらは電気的に全く同じである。し
九がって、従来構造による電極配線接続によるを生抵抗
、インダクタンス等は無視できることとなる。この為、
ダイオード素子部の逆方向耐圧、及び動作抵抗几、の最
適化全行なえば、寄生成分によらず、十分な電気的サー
ジ耐量が得られる。
In the structure according to one embodiment of the present invention shown in FIG. 2, the n+ layer of the diode and the source region of the FET are in the same region 33 and are electrically identical. Therefore, the raw resistance, inductance, etc. caused by the electrode wiring connection in the conventional structure can be ignored. For this reason,
By fully optimizing the reverse breakdown voltage and operating resistance of the diode element portion, sufficient electrical surge resistance can be obtained regardless of parasitic components.

また1本発明によれば、ダイオードとFETとの配線面
積は縮少でき、チップ面積の増大上押えることが可能で
ある。
Further, according to the present invention, the wiring area between the diode and the FET can be reduced, and the chip area can be suppressed from increasing.

(発明の効果) 以上説明した様に1本発明による構造によれば。(Effect of the invention) As explained above, according to the structure according to the present invention.

゛「ニ気的サージ耐量が十分に得られかつ、低価格のG
aAsPET  が実現できる。
``G
aAsPET can be realized.

尚、実施例においてに、シングルゲート型G a A 
5FET  の場合であるが、TVチューナー用途のデ
エアルゲート型のG a A s F E T にも本
発明が適用でさる。
In addition, in the examples, a single gate type G a A
Although this is a case of 5FET, the present invention can also be applied to a differential gate type GaAs FET used in a TV tuner.

4 図面の1.・自車な説明 第1図は本元明の一央飽例によるG a A s  電
界効果トランジスタの断面図、第2図は従来のGaAs
電界効果トランジスタのi17′r面図である。
4 Drawing 1.・Explanation for own vehicle Figure 1 is a cross-sectional view of a GaAs field effect transistor according to Akira Hongen's unsaturated example, and Figure 2 is a conventional GaAs field effect transistor.
FIG. 3 is an i17'r plane view of the field effect transistor.

11.31・・・・半絶縁性基板+  18.38  
・・ソース−極、19.39・・・・・・ドレイン4極
、17゜37・・・ゲーh屯4L  12. 32・・
・・・・チャンイ・ル偵域、13.33・・・・・ソー
ス領域、14.34・・・・ドレイン領域、40・・・
・・p 領域、15,16゜35.36・・・・オーミ
ック接続金属、41・・・・配線。
11.31...Semi-insulating substrate + 18.38
...Source-pole, 19.39...Drain 4-pole, 17°37...Ge htun 4L 12. 32...
... Changyi Lu reconnaissance area, 13.33... Source area, 14.34... Drain area, 40...
...p region, 15,16°35.36...ohmic connection metal, 41...wiring.

Claims (1)

【特許請求の範囲】[Claims] 半絶縁性半導体基板にソース領域およびドレイン領域が
形成された電界効果トランジスタにおいて、前記半絶縁
性半導体基板に前記ソース領域に接して該ソース領域と
PN接合を形成する領域を設け、該PN接合を形成する
領域をゲート電極に接続したことを特徴とする電界効果
トランジスタ。
In a field effect transistor in which a source region and a drain region are formed in a semi-insulating semiconductor substrate, a region is provided in the semi-insulating semiconductor substrate in contact with the source region to form a PN junction with the source region, and the PN junction is formed. A field effect transistor characterized in that a region to be formed is connected to a gate electrode.
JP17547284A 1984-08-23 1984-08-23 Field effect transistor Pending JPS6153778A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP17547284A JPS6153778A (en) 1984-08-23 1984-08-23 Field effect transistor

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP17547284A JPS6153778A (en) 1984-08-23 1984-08-23 Field effect transistor

Publications (1)

Publication Number Publication Date
JPS6153778A true JPS6153778A (en) 1986-03-17

Family

ID=15996653

Family Applications (1)

Application Number Title Priority Date Filing Date
JP17547284A Pending JPS6153778A (en) 1984-08-23 1984-08-23 Field effect transistor

Country Status (1)

Country Link
JP (1) JPS6153778A (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS6237974A (en) * 1985-08-13 1987-02-18 Matsushita Electronics Corp Semiconductor device
JPS6322822A (en) * 1986-07-15 1988-01-30 Shin Etsu Chem Co Ltd Silicone-modified epoxy resin and production thereof
JPS63128763A (en) * 1986-11-19 1988-06-01 Sanyo Electric Co Ltd Protective diode for field-effect transistor

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS6237974A (en) * 1985-08-13 1987-02-18 Matsushita Electronics Corp Semiconductor device
JPS6322822A (en) * 1986-07-15 1988-01-30 Shin Etsu Chem Co Ltd Silicone-modified epoxy resin and production thereof
JPH0364532B2 (en) * 1986-07-15 1991-10-07 Shinetsu Chem Ind Co
JPS63128763A (en) * 1986-11-19 1988-06-01 Sanyo Electric Co Ltd Protective diode for field-effect transistor

Similar Documents

Publication Publication Date Title
JP2689703B2 (en) MOS type semiconductor device
US5444272A (en) Three-terminal thyristor with single MOS-gate controlled characteristics
US4066917A (en) Circuit combining bipolar transistor and JFET&#39;s to produce a constant voltage characteristic
US6043532A (en) DMOS transistor protected against &#34;snap-back&#34;
JPH09199707A (en) High withstand voltage semiconductor device
JPH07106573A (en) High-voltage device and its preparation
US8354698B2 (en) VDMOS and JFET integrated semiconductor device
JPH08181334A (en) Zener diode having high reverse breakdown voltage
JPH11274495A (en) Vdmos transistor
JP3216743B2 (en) Protection diode for transistor
JPS63141375A (en) Insulated gate field effect transistor
JP3155134B2 (en) Semiconductor device
JPH02143566A (en) Double diffusion type insulated gate field effect transistor
JPS61296770A (en) Insulated gate field effect type semiconductor device
EP0253353B1 (en) Composite semiconductor device
JPS6153778A (en) Field effect transistor
JPH04125972A (en) Mos semiconductor element and manufacture thereof
JPH07142731A (en) Power device and method for forming it
JPH04363068A (en) Semiconductor device
JPH0328836B2 (en)
JPH055373B2 (en)
JP2550700B2 (en) Switching element
JPH01185971A (en) Insulated gate semiconductor device
JPH06291337A (en) Voltage regulation
JP2816985B2 (en) Vertical MOS field-effect transistor