JPS61294935A - 半導体装置およびデ−タ伝送路 - Google Patents
半導体装置およびデ−タ伝送路Info
- Publication number
- JPS61294935A JPS61294935A JP13660785A JP13660785A JPS61294935A JP S61294935 A JPS61294935 A JP S61294935A JP 13660785 A JP13660785 A JP 13660785A JP 13660785 A JP13660785 A JP 13660785A JP S61294935 A JPS61294935 A JP S61294935A
- Authority
- JP
- Japan
- Prior art keywords
- output
- cmos inverter
- inputs
- stage
- conductivity type
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 230000005540 biological transmission Effects 0.000 title claims description 17
- 239000004065 semiconductor Substances 0.000 title claims description 10
- 238000013500 data storage Methods 0.000 claims description 3
- 230000001052 transient effect Effects 0.000 abstract description 9
- 238000013459 approach Methods 0.000 abstract 1
- 230000036039 immunity Effects 0.000 abstract 1
- 239000000872 buffer Substances 0.000 description 17
- 230000000694 effects Effects 0.000 description 7
- 238000010586 diagram Methods 0.000 description 5
- 230000000644 propagated effect Effects 0.000 description 5
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 2
- 230000004913 activation Effects 0.000 description 2
- 244000201986 Cassia tora Species 0.000 description 1
- 239000003990 capacitor Substances 0.000 description 1
- 238000001514 detection method Methods 0.000 description 1
- 230000006866 deterioration Effects 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 230000001902 propagating effect Effects 0.000 description 1
- 239000000758 substrate Substances 0.000 description 1
Landscapes
- Logic Circuits (AREA)
- Information Transfer Systems (AREA)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP13660785A JPS61294935A (ja) | 1985-06-21 | 1985-06-21 | 半導体装置およびデ−タ伝送路 |
US06/875,551 US4785204A (en) | 1985-06-21 | 1986-06-18 | Coincidence element and a data transmission path |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP13660785A JPS61294935A (ja) | 1985-06-21 | 1985-06-21 | 半導体装置およびデ−タ伝送路 |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS61294935A true JPS61294935A (ja) | 1986-12-25 |
JPH0521451B2 JPH0521451B2 (enrdf_load_stackoverflow) | 1993-03-24 |
Family
ID=15179249
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP13660785A Granted JPS61294935A (ja) | 1985-06-21 | 1985-06-21 | 半導体装置およびデ−タ伝送路 |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS61294935A (enrdf_load_stackoverflow) |
-
1985
- 1985-06-21 JP JP13660785A patent/JPS61294935A/ja active Granted
Also Published As
Publication number | Publication date |
---|---|
JPH0521451B2 (enrdf_load_stackoverflow) | 1993-03-24 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6211704B1 (en) | Asynchronous sensing differential logic (ASDL) circuit | |
US6417711B2 (en) | High speed latch and flip-flop | |
WO2001009900A2 (en) | High speed latch and flip-flop | |
US6563357B1 (en) | Level converting latch | |
US8667349B2 (en) | Scan flip-flop circuit having fast setup time | |
US3971960A (en) | Flip-flop false output rejection circuit | |
US6191618B1 (en) | Contention-free, low clock load domino circuit topology | |
US6262593B1 (en) | Semi-dynamic and dynamic threshold gates with modified pull-up structures | |
US20140218089A1 (en) | Low power latching circuits | |
US20060226874A1 (en) | Interface circuit including voltage level shifter | |
US6661274B1 (en) | Level converter circuit | |
US5546035A (en) | Latch circuit having a logical operation function | |
CN104796113A (zh) | 降低亚稳态发生式d触发器设备 | |
US20070001727A1 (en) | Static latch | |
US6208188B1 (en) | Synchronizing circuit for receiving an asynchronous input signal | |
US7528630B2 (en) | High speed flip-flop | |
US6078196A (en) | Data enabled logic circuits | |
US7196550B1 (en) | Complementary CMOS driver circuit with de-skew control | |
US6373310B1 (en) | Scalable set/reset circuit with improved rise/fall mismatch | |
US20050083093A1 (en) | Flip-flop | |
US6509772B1 (en) | Flip-flop circuit with transmission-gate sampling | |
US5994936A (en) | RS flip-flop with enable inputs | |
JPS61294935A (ja) | 半導体装置およびデ−タ伝送路 | |
JPS61294932A (ja) | 半導体装置およびデ−タ伝送路 | |
US7936185B1 (en) | Clockless return to state domino logic gate |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
EXPY | Cancellation because of completion of term |