JPS61294935A - 半導体装置およびデ−タ伝送路 - Google Patents

半導体装置およびデ−タ伝送路

Info

Publication number
JPS61294935A
JPS61294935A JP13660785A JP13660785A JPS61294935A JP S61294935 A JPS61294935 A JP S61294935A JP 13660785 A JP13660785 A JP 13660785A JP 13660785 A JP13660785 A JP 13660785A JP S61294935 A JPS61294935 A JP S61294935A
Authority
JP
Japan
Prior art keywords
output
cmos inverter
inputs
stage
conductivity type
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP13660785A
Other languages
English (en)
Japanese (ja)
Other versions
JPH0521451B2 (enrdf_load_stackoverflow
Inventor
Hironori Terada
浩詔 寺田
Katsuhiko Asada
勝彦 浅田
Hiroaki Nishikawa
博昭 西川
Nobufumi Komori
伸史 小守
Kenji Shima
憲司 嶋
Soichi Miyata
宗一 宮田
Satoshi Matsumoto
敏 松本
Hajime Asano
浅野 一
Masahisa Shimizu
清水 雅久
Hiroki Miura
三浦 宏喜
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Mitsubishi Electric Corp
Sharp Corp
Sanyo Electric Co Ltd
Panasonic Holdings Corp
Original Assignee
Mitsubishi Electric Corp
Sharp Corp
Sanyo Electric Co Ltd
Matsushita Electric Industrial Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Mitsubishi Electric Corp, Sharp Corp, Sanyo Electric Co Ltd, Matsushita Electric Industrial Co Ltd filed Critical Mitsubishi Electric Corp
Priority to JP13660785A priority Critical patent/JPS61294935A/ja
Priority to US06/875,551 priority patent/US4785204A/en
Publication of JPS61294935A publication Critical patent/JPS61294935A/ja
Publication of JPH0521451B2 publication Critical patent/JPH0521451B2/ja
Granted legal-status Critical Current

Links

Landscapes

  • Logic Circuits (AREA)
  • Information Transfer Systems (AREA)
JP13660785A 1985-06-21 1985-06-21 半導体装置およびデ−タ伝送路 Granted JPS61294935A (ja)

Priority Applications (2)

Application Number Priority Date Filing Date Title
JP13660785A JPS61294935A (ja) 1985-06-21 1985-06-21 半導体装置およびデ−タ伝送路
US06/875,551 US4785204A (en) 1985-06-21 1986-06-18 Coincidence element and a data transmission path

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP13660785A JPS61294935A (ja) 1985-06-21 1985-06-21 半導体装置およびデ−タ伝送路

Publications (2)

Publication Number Publication Date
JPS61294935A true JPS61294935A (ja) 1986-12-25
JPH0521451B2 JPH0521451B2 (enrdf_load_stackoverflow) 1993-03-24

Family

ID=15179249

Family Applications (1)

Application Number Title Priority Date Filing Date
JP13660785A Granted JPS61294935A (ja) 1985-06-21 1985-06-21 半導体装置およびデ−タ伝送路

Country Status (1)

Country Link
JP (1) JPS61294935A (enrdf_load_stackoverflow)

Also Published As

Publication number Publication date
JPH0521451B2 (enrdf_load_stackoverflow) 1993-03-24

Similar Documents

Publication Publication Date Title
US6211704B1 (en) Asynchronous sensing differential logic (ASDL) circuit
US6417711B2 (en) High speed latch and flip-flop
WO2001009900A2 (en) High speed latch and flip-flop
US6563357B1 (en) Level converting latch
US8667349B2 (en) Scan flip-flop circuit having fast setup time
US3971960A (en) Flip-flop false output rejection circuit
US6191618B1 (en) Contention-free, low clock load domino circuit topology
US6262593B1 (en) Semi-dynamic and dynamic threshold gates with modified pull-up structures
US20140218089A1 (en) Low power latching circuits
US20060226874A1 (en) Interface circuit including voltage level shifter
US6661274B1 (en) Level converter circuit
US5546035A (en) Latch circuit having a logical operation function
CN104796113A (zh) 降低亚稳态发生式d触发器设备
US20070001727A1 (en) Static latch
US6208188B1 (en) Synchronizing circuit for receiving an asynchronous input signal
US7528630B2 (en) High speed flip-flop
US6078196A (en) Data enabled logic circuits
US7196550B1 (en) Complementary CMOS driver circuit with de-skew control
US6373310B1 (en) Scalable set/reset circuit with improved rise/fall mismatch
US20050083093A1 (en) Flip-flop
US6509772B1 (en) Flip-flop circuit with transmission-gate sampling
US5994936A (en) RS flip-flop with enable inputs
JPS61294935A (ja) 半導体装置およびデ−タ伝送路
JPS61294932A (ja) 半導体装置およびデ−タ伝送路
US7936185B1 (en) Clockless return to state domino logic gate

Legal Events

Date Code Title Description
EXPY Cancellation because of completion of term