JPS61225937A - 信号抽出回路 - Google Patents
信号抽出回路Info
- Publication number
- JPS61225937A JPS61225937A JP60067056A JP6705685A JPS61225937A JP S61225937 A JPS61225937 A JP S61225937A JP 60067056 A JP60067056 A JP 60067056A JP 6705685 A JP6705685 A JP 6705685A JP S61225937 A JPS61225937 A JP S61225937A
- Authority
- JP
- Japan
- Prior art keywords
- signal
- data
- mask
- clock
- logical
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000605 extraction Methods 0.000 title claims description 15
- 238000005070 sampling Methods 0.000 claims abstract description 20
- 230000007704 transition Effects 0.000 claims abstract description 8
- 238000001514 detection method Methods 0.000 claims description 4
- 238000013075 data extraction Methods 0.000 claims description 2
- 230000007274 generation of a signal involved in cell-cell signaling Effects 0.000 claims 3
- 230000000737 periodic effect Effects 0.000 claims 1
- 101000885321 Homo sapiens Serine/threonine-protein kinase DCLK1 Proteins 0.000 abstract description 16
- 102100039758 Serine/threonine-protein kinase DCLK1 Human genes 0.000 abstract description 16
- 238000003708 edge detection Methods 0.000 abstract description 12
- 230000005540 biological transmission Effects 0.000 description 42
- 230000001360 synchronised effect Effects 0.000 description 10
- 238000010586 diagram Methods 0.000 description 6
- 239000000284 extract Substances 0.000 description 6
- 230000007257 malfunction Effects 0.000 description 3
- 230000000630 rising effect Effects 0.000 description 3
- 230000000694 effects Effects 0.000 description 2
- 230000012447 hatching Effects 0.000 description 2
- 230000007423 decrease Effects 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 230000003111 delayed effect Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/02—Speed or phase control by the received code signals, the signals containing no special synchronisation information
- H04L7/033—Speed or phase control by the received code signals, the signals containing no special synchronisation information using the transitions of the received signal to control the phase of the synchronising-signal-generating means, e.g. using a phase-locked loop
Landscapes
- Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Dc Digital Transmission (AREA)
- Synchronisation In Digital Transmission Systems (AREA)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP60067056A JPS61225937A (ja) | 1985-03-30 | 1985-03-30 | 信号抽出回路 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP60067056A JPS61225937A (ja) | 1985-03-30 | 1985-03-30 | 信号抽出回路 |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS61225937A true JPS61225937A (ja) | 1986-10-07 |
JPH0562850B2 JPH0562850B2 (enrdf_load_stackoverflow) | 1993-09-09 |
Family
ID=13333797
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP60067056A Granted JPS61225937A (ja) | 1985-03-30 | 1985-03-30 | 信号抽出回路 |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS61225937A (enrdf_load_stackoverflow) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0492827U (enrdf_load_stackoverflow) * | 1990-12-27 | 1992-08-12 | ||
JP2008295035A (ja) * | 2007-04-27 | 2008-12-04 | Semiconductor Energy Lab Co Ltd | クロック信号生成回路、及び半導体装置 |
-
1985
- 1985-03-30 JP JP60067056A patent/JPS61225937A/ja active Granted
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0492827U (enrdf_load_stackoverflow) * | 1990-12-27 | 1992-08-12 | ||
JP2008295035A (ja) * | 2007-04-27 | 2008-12-04 | Semiconductor Energy Lab Co Ltd | クロック信号生成回路、及び半導体装置 |
US8416000B2 (en) | 2007-04-27 | 2013-04-09 | Semiconductor Energy Laboratory Co., Ltd. | Clock signal generation circuit and semiconductor device |
Also Published As
Publication number | Publication date |
---|---|
JPH0562850B2 (enrdf_load_stackoverflow) | 1993-09-09 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US4371974A (en) | NRZ Data phase detector | |
US7684531B2 (en) | Data recovery method and data recovery circuit | |
US4027335A (en) | DC free encoding for data transmission system | |
US4821297A (en) | Digital phase locked loop clock recovery scheme | |
US5812619A (en) | Digital phase lock loop and system for digital clock recovery | |
US11061432B2 (en) | Data handoff between two clock domains sharing a fundamental beat | |
US4216544A (en) | Digital clock recovery circuit | |
GB2091961A (en) | Phase tolerant bit synchronizer for digital signals | |
JPH04505239A (ja) | デジタル通信システムにおけるクロック回復方法及び装置 | |
US5126602A (en) | Digital phase detector in an NRZ bit synchronous system | |
US5208839A (en) | Symbol synchronizer for sampled signals | |
US5550878A (en) | Phase comparator | |
CN100459605C (zh) | Cmi信号定时恢复的方法和设备 | |
GB2110894A (en) | Phase-lock loop circuits and miller decoders | |
JPS62145924A (ja) | デイジタル・フエ−ズロツクル−プ回路 | |
US5233636A (en) | Analog and digital phase detector for bit synchronism | |
US6373305B1 (en) | Digital receive phase lock loop with residual phase error and cumulative phase error correction | |
US5014270A (en) | Device for synchronizing a pseudo-binary signal with a regenerated clock signal having phase jumps | |
JPS61225937A (ja) | 信号抽出回路 | |
EP0344260A1 (en) | Data decoding circuit including phase-locked loop timing | |
EP0499479B1 (en) | Clock regeneration circuit | |
JPS5923496B2 (ja) | タイミング抽出方式 | |
JPS61127243A (ja) | ビツト位相同期回路 | |
US6680991B1 (en) | Detection of frequency differences between signals | |
US6665362B1 (en) | Digital receive phase lock loop with phase-directed sample selection |