JPS6078099U - Control device - Google Patents

Control device

Info

Publication number
JPS6078099U
JPS6078099U JP13673383U JP13673383U JPS6078099U JP S6078099 U JPS6078099 U JP S6078099U JP 13673383 U JP13673383 U JP 13673383U JP 13673383 U JP13673383 U JP 13673383U JP S6078099 U JPS6078099 U JP S6078099U
Authority
JP
Japan
Prior art keywords
circuit
oscillation
control device
digital circuit
digital
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP13673383U
Other languages
Japanese (ja)
Inventor
半沢 耕太郎
Original Assignee
カシオ計算機株式会社
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by カシオ計算機株式会社 filed Critical カシオ計算機株式会社
Priority to JP13673383U priority Critical patent/JPS6078099U/en
Publication of JPS6078099U publication Critical patent/JPS6078099U/en
Pending legal-status Critical Current

Links

Abstract

(57)【要約】本公報は電子出願前の出願データであるた
め要約のデータは記録されません。
(57) [Summary] This bulletin contains application data before electronic filing, so abstract data is not recorded.

Description

【図面の簡単な説明】[Brief explanation of the drawing]

図面は本考案をエンベロープ制御装置に具現化した一実
施例を示すもので、第1図は制御装置のブ葡ツク回路図
、第2図は第1図の発振回路1内のアタック用発振回路
2及びIJ IJ−ス用発振回路3の具体的回路図、第
3図は第1図の具体的回路図、第4図は第3図の各部の
信号状態を示すタイムチャート図である。 1・・・・・・発振回路、2・・・・・・アタック用発
振回路、3・・・・・・リリース用発振回路、8・・・
・・・同期回路、9.10・・・・・・シフトレジスタ
、11,14,13.15・・・・・・アンドゲート、
12・・・・・・エンベロープ回路、16・・曲アタッ
クフリップフロップ、18・・・・・・リリースフリッ
プフロップ、21・・・・・・エスベロープカウンタ。 ”7°了′−72 □ 年 ■4図
The drawings show an embodiment of the present invention in an envelope control device. FIG. 1 is a block diagram of the control device, and FIG. 2 shows an attack oscillation circuit in the oscillation circuit 1 shown in FIG. FIG. 3 is a specific circuit diagram of the oscillation circuit 3 for IJ and IJ, FIG. 3 is a specific circuit diagram of FIG. 1, and FIG. 1...Oscillation circuit, 2...Oscillation circuit for attack, 3...Oscillation circuit for release, 8...
... Synchronous circuit, 9.10 ... Shift register, 11, 14, 13.15 ... And gate,
12...Envelope circuit, 16...Song attack flip-flop, 18...Release flip-flop, 21...Esvelope counter. "7°End'-72 □ Year ■4 Figure

Claims (1)

【実用新案登録請求の範囲】[Scope of utility model registration request] 所定の動作を行うデジタル回路と、このデジタル回路の
外部に設けられた発振周波数を可変できる発振回路と、
この発振回路の発振信号を上記デジタル回路に同期させ
、この同期した信号を上記デジタル回路に供給する同期
回路とを具備してなる制御装置。
A digital circuit that performs a predetermined operation, an oscillation circuit that is provided outside the digital circuit and that can vary the oscillation frequency,
A control device comprising: a synchronization circuit that synchronizes an oscillation signal of the oscillation circuit with the digital circuit and supplies the synchronized signal to the digital circuit.
JP13673383U 1983-09-05 1983-09-05 Control device Pending JPS6078099U (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP13673383U JPS6078099U (en) 1983-09-05 1983-09-05 Control device

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP13673383U JPS6078099U (en) 1983-09-05 1983-09-05 Control device

Publications (1)

Publication Number Publication Date
JPS6078099U true JPS6078099U (en) 1985-05-31

Family

ID=30307342

Family Applications (1)

Application Number Title Priority Date Filing Date
JP13673383U Pending JPS6078099U (en) 1983-09-05 1983-09-05 Control device

Country Status (1)

Country Link
JP (1) JPS6078099U (en)

Similar Documents

Publication Publication Date Title
JPS6078099U (en) Control device
JPS58123393U (en) electronic time switch
JPS587217U (en) Master clock generation circuit
JPS58191769U (en) Synchronous signal switching circuit
JPS59100351U (en) Processor synchronous control circuit
JPS617151U (en) synchronization circuit
JPS5999298U (en) Dynamic memory access timing circuit
JPS5972587U (en) clock circuit
JPS5877943U (en) Multi-point sampling circuit
JPS586435U (en) Multiphase generation circuit
JPS59152481U (en) Clock with variable frequency oscillator
JPS60131893U (en) Synchronous clock device
JPS5848140U (en) Trigger synchronization control circuit
JPS6040164U (en) Display clock generation circuit
JPS5837249U (en) Momentary input transmission circuit
JPS60124140U (en) clock synchronization circuit
JPS6112127U (en) Microcomputer crystal oscillation circuit
JPS60145738U (en) Synchronous circuit for asynchronous signals and pulse signals
JPS601037U (en) binary circuit
JPS5923603U (en) block gauge
JPS59133213U (en) medicine box
JPS5866434U (en) Operation board
JPS6059635U (en) DA converter
JPS6068780U (en) speaker stand
JPS6022072U (en) television signal delay device