JPS6066524A - A/d converter - Google Patents
A/d converterInfo
- Publication number
- JPS6066524A JPS6066524A JP17484683A JP17484683A JPS6066524A JP S6066524 A JPS6066524 A JP S6066524A JP 17484683 A JP17484683 A JP 17484683A JP 17484683 A JP17484683 A JP 17484683A JP S6066524 A JPS6066524 A JP S6066524A
- Authority
- JP
- Japan
- Prior art keywords
- converter
- value
- output
- register
- switch
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M1/00—Analogue/digital conversion; Digital/analogue conversion
- H03M1/12—Analogue/digital converters
- H03M1/34—Analogue value compared with reference values
- H03M1/38—Analogue value compared with reference values sequentially only, e.g. successive approximation type
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M1/00—Analogue/digital conversion; Digital/analogue conversion
- H03M1/12—Analogue/digital converters
- H03M1/14—Conversion in steps with each step involving the same or a different conversion means and delivering more than one bit
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Analogue/Digital Conversion (AREA)
Abstract
Description
【発明の詳細な説明】
(イ)産業上の利用分野
不発q(4、アナログ/デジタル変換の分野で利用され
る。DETAILED DESCRIPTION OF THE INVENTION (a) Industrial field of application (4) Used in the field of analog/digital conversion.
本発明は、逐次比較型A/D変換器の改良に関する。The present invention relates to improvements in successive approximation type A/D converters.
←)従来技術
逐次比較型A/D変換器は、高速A/D変換器として広
く使用されており、その代表例rまグ1,1図の通り構
成される。その図中で、1]i4コンパレーク、12汀
逐次比較レジスタ、13はD/A変換器、18はラッチ
回路である。なお、タイミング用クロック発生器の図示
は省略さ、れている。←) Prior Art A successive approximation type A/D converter is widely used as a high-speed A/D converter, and a typical example thereof is configured as shown in FIG. In the figure, 1 is an i4 comparator, 12 is a successive approximation register, 13 is a D/A converter, and 18 is a latch circuit. Note that the illustration of the timing clock generator is omitted.
しかし、このような従来例にならって、高速、高分解能
の逐次比較型A/D変換器を製作しようとする場合、高
速、高精度、つ−すりビット数の大きいD/A変換器が
必要であり、従って、このようなり、/A変換器の組合
わせだけで、価格が急激に上る1、例えば、16ビツト
分解能のj丁次比較型A/D 7A′換器を製作しよう
とすると、16ビツトのD/A変換器が必要になって、
価格がつり上る。However, if you are trying to manufacture a high-speed, high-resolution successive approximation type A/D converter following this conventional example, you will need a high-speed, high-precision D/A converter with a large number of bits to scan. Therefore, if you try to manufacture a J-order comparison type A/D 7A' converter with a 16-bit resolution, for example, the price will rise rapidly just by combining the /A converter. A 16-bit D/A converter is required,
Prices go up.
(ハ)目的
木発り1の目的は、ビット数の小さなり/A変換器を使
用して、少くともその倍のビット数によりデジタル値が
出力される、高速、高分解能の逐次比較型A/D変換器
を提供することである。(c) Purpose The purpose of tree starting point 1 is to use a high-speed, high-resolution successive approximation type A converter that uses a small number of bits to output a digital value with at least twice the number of bits. /D converter.
し9構成
前記の目的は、従来の逐次比較型A/D変換器に対し、
変換終了によりレジスタ出力値を1つのラッチ回路にシ
フトシて、その時のD/A変換器出力値とアナログ入力
値との差分値を出力する減算器と、その差分値をレジス
タのビット数による最大値で乗算する乗算器と、この乗
算出力値をアナログ入力値としてコンパレータに切換え
入力させる切換器とを付加して、変換スタートを繰返し
かけ、その変換終了により同様にレジスタ出力値を他の
下位ビットのラッチ回路に切換えシフトすることにより
、達成される。The purpose of the above is to
A subtractor that shifts the register output value to one latch circuit upon completion of conversion and outputs the difference value between the D/A converter output value and the analog input value at that time, and converts the difference value to the maximum value depending on the number of bits of the register. By adding a multiplier that multiplies by This is accomplished by switching and shifting to a latch circuit.
(ホ)実施例 本発明の好適な実施例は、第2図について説明される。(e) Examples A preferred embodiment of the invention is described with respect to FIG.
ここでけ、11が同様にコンパレータ、12も同様に逐
次比較レジスタ、13id8ビツトのD/A変換器、1
4ハバツフア、15ハザンブル ホールド回路、l6(
ri差動アンプ、17fl増幅率か2(=256)ノ増
幅器、18 七19 /i各8ビットのラッチ回路であ
る。寸た、a ”−eはスイッチを示す。Here, 11 is a comparator, 12 is a successive approximation register, 13 is an 8-bit D/A converter, and 1 is a successive approximation register.
4 Habatshua, 15 Hazamble hold circuit, l6 (
ri differential amplifier, 17fl amplification factor or 2 (=256) amplifier, 18 719 /i each 8-bit latch circuit. Dimensions a''-e indicate switches.
この動作は、最初にスイッチa、bを閉成して逐次比較
動作を行々−18ビットの出力をラッチ回路18にため
こむ。次に、D/A変換器13の出力をそのま1にして
、スイッチa、bを開き、スイッチCを閉成して、その
D/A rB力値をサンプル ホールド回路15にため
こむ。サンプル ホールド回路15 [D/A出力値が
クロックにより正確にためこ才れたとき、スイッチCを
開放して、スイッチd、eを閉成し、2回目の逐次比較
動作を行なう。In this operation, first, switches a and b are closed to perform a successive approximation operation, and an 18-bit output is stored in the latch circuit 18. Next, the output of the D/A converter 13 is set to 1, switches a and b are opened, switch C is closed, and the D/A rB power value is stored in the sample and hold circuit 15. Sample and hold circuit 15 [When the D/A output value is accurately stored by the clock, switch C is opened, switches d and e are closed, and the second successive approximation operation is performed.
このとき、差動アンプ16はアナログ入力値と最初の変
換終了時に得たD/A出力値との差をとり、これを増幅
器17で256倍して、この乗算出力値を2回目動作の
ためコンパレータlll’r入カする。この2回目の逐
次比較のデータは下位ビットのランチ回路19にたくわ
えられる。2回目の変換終了後に、2つのラッチ目1路
18.19を読み出して16ビツトのデジタルデータが
得られる。つまり、8ビツトのD/A変換器13で、2
倍の16ビツトの出力が得られたわけである。なお、こ
の図示例でに、スイッチa ”’−eのタイミング動作
用、また変換終了により比較レジスタ]2の出力をとり
こむラッチ回路へのタイミングパルスなどのクロック発
生器は、図示が省略されてbる。変換時間U、デジタル
出力コードのビット数て決捷るので、スイッチa ”
eの動作タイミングは容易に行なえる。At this time, the differential amplifier 16 takes the difference between the analog input value and the D/A output value obtained at the end of the first conversion, multiplies this by 256 in the amplifier 17, and uses this multiplied output value for the second operation. Input comparator ll'r. The data of this second successive approximation is stored in the launch circuit 19 of the lower bits. After the second conversion is completed, the first path 18 and 19 of the two latches are read out to obtain 16-bit digital data. In other words, with the 8-bit D/A converter 13, 2
This means that an output of 16 bits was obtained. In addition, in this illustrated example, the clock generator for timing operation of the switches a"'-e and the timing pulse for the latch circuit that takes in the output of the comparison register]2 upon completion of conversion is omitted from the illustration. The conversion time U and the number of bits of the digital output code are decisive, so switch a”
The operation timing of e can be easily determined.
スイッチの構成は、図示実施例に限定されない。The configuration of the switch is not limited to the illustrated embodiment.
例えば、スイッチb、cirj1つの三路スイッチで構
成してもよい。For example, the switches b and cirj may be configured with one three-way switch.
水元IJIによれば、20ビットのA/D変換器を設計
する場合、10ビツトのD/A変換器が使用可能であり
、増幅器の増幅率は、210 Kすればよい。According to Mizumoto IJI, when designing a 20-bit A/D converter, a 10-bit D/A converter can be used, and the amplification factor of the amplifier should be 210K.
k)#I+ 月1
水元EIIIU、目的出力ビツト数の半分を有する、つ
まり安価なり/A変換器が使用できて、全体のコストを
大きく節減できるという効果を奏する。k) #I+ Month 1 Mizumoto EIIIU, which has half the number of target output bits, that is, a cheaper /A converter can be used, which has the effect of greatly reducing the overall cost.
第1図は従来例のブロック図、第2図はイ(発明の1実
施例を示すブロック図である。
11ハコンパレーク、12は逐次比較レジスタ、13は
D/A変換器、16は差動アンプ、17は増幅器、18
と19ハラッチ回路である。Fig. 1 is a block diagram of a conventional example, and Fig. 2 is a block diagram showing one embodiment of the invention. 11 is a comparator, 12 is a successive approximation register, 13 is a D/A converter, and 16 is a differential amplifier. , 17 is an amplifier, 18
and 19 Halach circuit.
Claims (2)
換器を組合わせた逐次比較型D/A変換器において、変
換終了によりレジスタ出力値をラッチ回路に/フトシて
、その時のD/A変換器出力値とアナログ入力値との差
分値を出力する減算器と、その差分値をレジスタのビッ
ト数による最大値で乗算する乗算器と、この乗算出力値
をアナログ入力値さしてコンパレークに切換え入力させ
る切換器とを付加して、変換スタートを繰返しかけ、そ
の変1!li!l終了にJ:り同様にレジスタ出力値を
他の下位ビットのランチ10回路に切換えシフトして、
高分解能のデータが得られるようにしたことを特徴とす
る、A/D変換器。(1) In a successive approximation type D/A converter that combines a comparator, a successive approximation register, and a D/A converter, upon completion of conversion, the register output value is transferred to the latch circuit, and the D/A converter outputs at that time. A subtracter that outputs the difference value between the value and the analog input value, a multiplier that multiplies the difference value by the maximum value according to the number of bits in the register, and a switch that switches and inputs this multiplication output value to the analog input value and to the comparator. Add , start the conversion repeatedly, and change 1! li! At the end of l, similarly switch and shift the register output value to the other lower bit launch 10 circuit,
An A/D converter characterized by being able to obtain high resolution data.
びコンパレークのアナログ入力端予きが直列に接続され
、レジスタの出力に対し少くとも2つのラツチレ1路が
可動に接続されているこ七を特徴とする特許請求の範囲
第1項に記載のA/D変換器、・(2) The analog input terminals of the D/A converter, differential amplifier, amplifier, switch, and comparator are connected in series, and at least two latch circuits are movably connected to the output of the register. The A/D converter according to claim 1, characterized by:
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP17484683A JPS6066524A (en) | 1983-09-21 | 1983-09-21 | A/d converter |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP17484683A JPS6066524A (en) | 1983-09-21 | 1983-09-21 | A/d converter |
Publications (1)
Publication Number | Publication Date |
---|---|
JPS6066524A true JPS6066524A (en) | 1985-04-16 |
Family
ID=15985671
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP17484683A Pending JPS6066524A (en) | 1983-09-21 | 1983-09-21 | A/d converter |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS6066524A (en) |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5028926A (en) * | 1988-12-07 | 1991-07-02 | Fujitsu Limited | Successive type analog-to-digital converter with a variable reference voltage for the digital to analog converter |
EP0564143A2 (en) * | 1992-03-31 | 1993-10-06 | Texas Instruments Incorporated | Multi-mode analog to digital converter and method |
JP2009164914A (en) * | 2008-01-07 | 2009-07-23 | Toshiba Corp | A/d conversion apparatus |
JP2012109948A (en) * | 2010-10-19 | 2012-06-07 | Yamaha Corp | Hysteresis device |
-
1983
- 1983-09-21 JP JP17484683A patent/JPS6066524A/en active Pending
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5028926A (en) * | 1988-12-07 | 1991-07-02 | Fujitsu Limited | Successive type analog-to-digital converter with a variable reference voltage for the digital to analog converter |
EP0564143A2 (en) * | 1992-03-31 | 1993-10-06 | Texas Instruments Incorporated | Multi-mode analog to digital converter and method |
EP0564143A3 (en) * | 1992-03-31 | 1997-01-29 | Texas Instruments Inc | Multi-mode analog to digital converter and method |
JP2009164914A (en) * | 2008-01-07 | 2009-07-23 | Toshiba Corp | A/d conversion apparatus |
JP2012109948A (en) * | 2010-10-19 | 2012-06-07 | Yamaha Corp | Hysteresis device |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP3153271B2 (en) | AD converter | |
JP2689689B2 (en) | Series-parallel analog / digital converter | |
US4611196A (en) | Pipelined successive approximation analog-to-digital converter | |
JPH04371025A (en) | A/d converting circuit | |
JPS6066524A (en) | A/d converter | |
JPS63290413A (en) | Digital signal processing circuit | |
JP3326619B2 (en) | PWM circuit | |
JPS6243571B2 (en) | ||
GB867191A (en) | Improvements in apparatus for converting data in a first number system to one in a different number system, and more particularly for binary to decimal conversion, and vice versa | |
JPS62204617A (en) | High resolution analog-digital converter | |
US4290050A (en) | Digital-analog converter utilizing fibonacci series | |
JPS58225724A (en) | Analog to digital converter | |
JPS5928294B2 (en) | AD converter | |
JPH07202695A (en) | Circulation type ad converter | |
US3185977A (en) | Analog to digital converters | |
SU739523A1 (en) | Binary decimal-to-binary converter | |
JP3094314B2 (en) | A / D converter | |
JPS63125020A (en) | Analog-digital converter | |
JPH01160219A (en) | Successive approximation a/d converter | |
JPS6166411A (en) | Analog-digital converter | |
JPS58159023A (en) | Analog-digital converting circuit | |
JPH0479614A (en) | A/d converter circuit | |
SU907796A1 (en) | Parallel-serial analogue-digital converter | |
JPH0422369B2 (en) | ||
JPS6035829A (en) | Automatic range switching analog/digital converter |