JPS60179871A - アレイプロセツサ - Google Patents
アレイプロセツサInfo
- Publication number
- JPS60179871A JPS60179871A JP59034450A JP3445084A JPS60179871A JP S60179871 A JPS60179871 A JP S60179871A JP 59034450 A JP59034450 A JP 59034450A JP 3445084 A JP3445084 A JP 3445084A JP S60179871 A JPS60179871 A JP S60179871A
- Authority
- JP
- Japan
- Prior art keywords
- data
- processing
- processing elements
- input
- adjacent
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 claims description 16
- 239000013598 vector Substances 0.000 description 77
- 230000001186 cumulative effect Effects 0.000 description 21
- 230000015654 memory Effects 0.000 description 9
- 238000010586 diagram Methods 0.000 description 6
- 230000014509 gene expression Effects 0.000 description 6
- 230000006870 function Effects 0.000 description 2
- 241000272517 Anseriformes Species 0.000 description 1
- 238000009825 accumulation Methods 0.000 description 1
- 239000003795 chemical substances by application Substances 0.000 description 1
- 235000009508 confectionery Nutrition 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 230000003936 working memory Effects 0.000 description 1
Landscapes
- Multi Processors (AREA)
- Complex Calculations (AREA)
- Image Processing (AREA)
- Character Discrimination (AREA)
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP59034450A JPS60179871A (ja) | 1984-02-27 | 1984-02-27 | アレイプロセツサ |
DE19853506749 DE3506749A1 (de) | 1984-02-27 | 1985-02-26 | Matrixprozessor und steuerverfahren hierfuer |
NL8500537A NL192637C (nl) | 1984-02-27 | 1985-02-26 | Stelselprocessor. |
US07/220,970 US4905143A (en) | 1984-02-27 | 1988-06-14 | Array processor and control method thereof |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP59034450A JPS60179871A (ja) | 1984-02-27 | 1984-02-27 | アレイプロセツサ |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS60179871A true JPS60179871A (ja) | 1985-09-13 |
JPH0421900B2 JPH0421900B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) | 1992-04-14 |
Family
ID=12414582
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP59034450A Granted JPS60179871A (ja) | 1984-02-27 | 1984-02-27 | アレイプロセツサ |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS60179871A (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6088735A (en) * | 1997-11-10 | 2000-07-11 | Fujitsu Limited | Data switching apparatus for transferring data over unidirectional bus |
JP2008243233A (ja) * | 2001-03-13 | 2008-10-09 | Ecchandesu:Kk | 視覚装置 |
-
1984
- 1984-02-27 JP JP59034450A patent/JPS60179871A/ja active Granted
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6088735A (en) * | 1997-11-10 | 2000-07-11 | Fujitsu Limited | Data switching apparatus for transferring data over unidirectional bus |
US6298384B1 (en) | 1997-11-10 | 2001-10-02 | Fujitsu Limited | Data processing apparatus for transferring data over unidirectional bus |
JP2008243233A (ja) * | 2001-03-13 | 2008-10-09 | Ecchandesu:Kk | 視覚装置 |
Also Published As
Publication number | Publication date |
---|---|
JPH0421900B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) | 1992-04-14 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US12327114B2 (en) | Processing cores and information transfer circuits arranged in matrix | |
JPS63501986A (ja) | デ−タ処理装置 | |
JPS6211960A (ja) | プロセツサアレイ | |
Sarkar et al. | Network-on-chip hardware accelerators for biological sequence alignment | |
JPS63192153A (ja) | 並列デ−タ処理装置 | |
JPS5833978B2 (ja) | アレイプロセツサ | |
JPH03209561A (ja) | 連立一次方程式の解を求める計算装置及び方法 | |
CN104063357B (zh) | 处理器以及处理方法 | |
Chalamalasetti et al. | MORA-an architecture and programming model for a resource efficient coarse grained reconfigurable processor | |
Zhou et al. | UFC: A unified accelerator for fully homomorphic encryption | |
JPS60179871A (ja) | アレイプロセツサ | |
US7996454B2 (en) | Method and apparatus for performing complex calculations in a multiprocessor array | |
JP7250953B2 (ja) | データ処理装置、及び人工知能チップ | |
CN117908832A (zh) | 基于脉动阵列的矩阵乘法装置、方法和电子设备 | |
JP7136343B2 (ja) | データ処理システム、方法、およびプログラム | |
Lin et al. | A note on the linear transformation method for systolic array design | |
CN110059051A (zh) | 一种基于可重构计算的高性能弹性连接架构及方法 | |
US20240378261A1 (en) | Execution unit, processing device and method of generating random samples | |
JPS60173659A (ja) | アレイプロセツサ | |
Xu et al. | Parallel Nonuniform Discrete Fourier Transform (P-NDFT) Over a Random Wireless Sensor Network | |
Lanfear et al. | Simulation of signal flow graphs for signal processing systems | |
JP3708072B2 (ja) | 半導体演算装置 | |
Paul et al. | Three-dimensional computational pipelining with minimal latency and maximum throughput for LU factorization | |
JPH1166033A (ja) | Peアレイ装置および連想メモリブロック | |
Beaudin et al. | An economic parallel processing technology for faster than real‐time transient stability simulation |