JPS5930317A - デイジタル信号処理回路 - Google Patents
デイジタル信号処理回路Info
- Publication number
- JPS5930317A JPS5930317A JP57141510A JP14151082A JPS5930317A JP S5930317 A JPS5930317 A JP S5930317A JP 57141510 A JP57141510 A JP 57141510A JP 14151082 A JP14151082 A JP 14151082A JP S5930317 A JPS5930317 A JP S5930317A
- Authority
- JP
- Japan
- Prior art keywords
- signal
- circuit
- multiplier
- delay
- output
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 230000001934 delay Effects 0.000 claims description 50
- 239000004065 semiconductor Substances 0.000 claims description 9
- 239000011159 matrix material Substances 0.000 abstract description 3
- 241001442055 Vipera berus Species 0.000 description 50
- 230000003111 delayed effect Effects 0.000 description 9
- 238000010586 diagram Methods 0.000 description 9
- 238000004364 calculation method Methods 0.000 description 4
- 239000013598 vector Substances 0.000 description 4
- 230000000295 complement effect Effects 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 2
- 238000004519 manufacturing process Methods 0.000 description 2
- 239000003795 chemical substances by application Substances 0.000 description 1
- 238000012937 correction Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 238000000034 method Methods 0.000 description 1
- 230000002747 voluntary effect Effects 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03H—IMPEDANCE NETWORKS, e.g. RESONANT CIRCUITS; RESONATORS
- H03H17/00—Networks using digital techniques
- H03H17/02—Frequency selective networks
Landscapes
- Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Mathematical Physics (AREA)
- Complex Calculations (AREA)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP57141510A JPS5930317A (ja) | 1982-08-13 | 1982-08-13 | デイジタル信号処理回路 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP57141510A JPS5930317A (ja) | 1982-08-13 | 1982-08-13 | デイジタル信号処理回路 |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS5930317A true JPS5930317A (ja) | 1984-02-17 |
JPH0370409B2 JPH0370409B2 (enrdf_load_stackoverflow) | 1991-11-07 |
Family
ID=15293633
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP57141510A Granted JPS5930317A (ja) | 1982-08-13 | 1982-08-13 | デイジタル信号処理回路 |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS5930317A (enrdf_load_stackoverflow) |
-
1982
- 1982-08-13 JP JP57141510A patent/JPS5930317A/ja active Granted
Also Published As
Publication number | Publication date |
---|---|
JPH0370409B2 (enrdf_load_stackoverflow) | 1991-11-07 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7660841B2 (en) | Flexible accumulator in digital signal processing circuitry | |
US7437401B2 (en) | Multiplier-accumulator block mode splitting | |
US6323677B1 (en) | Programmable logic device circuitry for improving multiplier speed and/or efficiency | |
JPH0370411B2 (enrdf_load_stackoverflow) | ||
US6609143B1 (en) | Method and apparatus for arithmetic operation | |
US20030055852A1 (en) | Reconfigurable arithmetic logic block array for FPGAs | |
Wang et al. | An improved residue-to-binary converter | |
US7277479B2 (en) | Reconfigurable fir filter | |
CA1219955A (en) | Digital multiplying circuit | |
US5226003A (en) | Multi-path multiplier | |
JPS5930317A (ja) | デイジタル信号処理回路 | |
US5867412A (en) | Modular multiplication device for information security | |
US7818361B1 (en) | Method and apparatus for performing two's complement multiplication | |
US4254471A (en) | Binary adder circuit | |
JPS59127171A (ja) | ディジタル信号処理回路 | |
US7765249B1 (en) | Use of hybrid interconnect/logic circuits for multiplication | |
JP7720435B2 (ja) | プログラマブル論理回路 | |
EP1566730B1 (en) | Multiplier-accumulator block mode splitting | |
Anderson et al. | A coarse-grained FPGA architecture for high-performance FIR filtering | |
JPS6015769A (ja) | デイジタル信号処理回路 | |
KR100451193B1 (ko) | 필터회로 | |
JPH0370410B2 (enrdf_load_stackoverflow) | ||
KR970003979B1 (ko) | 갈로이스 필드상의 승산기 | |
JP2000347834A (ja) | Sw数系による演算回路 | |
JPS6077264A (ja) | 演算回路 |