JPS59121421A - バルク制御方式 - Google Patents
バルク制御方式Info
- Publication number
- JPS59121421A JPS59121421A JP22725182A JP22725182A JPS59121421A JP S59121421 A JPS59121421 A JP S59121421A JP 22725182 A JP22725182 A JP 22725182A JP 22725182 A JP22725182 A JP 22725182A JP S59121421 A JPS59121421 A JP S59121421A
- Authority
- JP
- Japan
- Prior art keywords
- data
- bus
- disk device
- counter
- delivered
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
- 
        - G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/20—Handling requests for interconnection or transfer for access to input/output bus
- G06F13/28—Handling requests for interconnection or transfer for access to input/output bus using burst mode transfer, e.g. direct memory access DMA, cycle steal
 
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Bus Control (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title | 
|---|---|---|---|
| JP22725182A JPS59121421A (ja) | 1982-12-28 | 1982-12-28 | バルク制御方式 | 
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title | 
|---|---|---|---|
| JP22725182A JPS59121421A (ja) | 1982-12-28 | 1982-12-28 | バルク制御方式 | 
Publications (2)
| Publication Number | Publication Date | 
|---|---|
| JPS59121421A true JPS59121421A (ja) | 1984-07-13 | 
| JPH0430061B2 JPH0430061B2 (OSRAM) | 1992-05-20 | 
Family
ID=16857882
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date | 
|---|---|---|---|
| JP22725182A Granted JPS59121421A (ja) | 1982-12-28 | 1982-12-28 | バルク制御方式 | 
Country Status (1)
| Country | Link | 
|---|---|
| JP (1) | JPS59121421A (OSRAM) | 
Citations (1)
| Publication number | Priority date | Publication date | Assignee | Title | 
|---|---|---|---|---|
| JPS5533279A (en) * | 1978-08-31 | 1980-03-08 | Fujitsu Ltd | Magnetic tape control system | 
- 
        1982
        - 1982-12-28 JP JP22725182A patent/JPS59121421A/ja active Granted
 
Patent Citations (1)
| Publication number | Priority date | Publication date | Assignee | Title | 
|---|---|---|---|---|
| JPS5533279A (en) * | 1978-08-31 | 1980-03-08 | Fujitsu Ltd | Magnetic tape control system | 
Also Published As
| Publication number | Publication date | 
|---|---|
| JPH0430061B2 (OSRAM) | 1992-05-20 | 
Similar Documents
| Publication | Publication Date | Title | 
|---|---|---|
| US3725864A (en) | Input/output control | |
| US5072420A (en) | FIFO control architecture and method for buffer memory access arbitration | |
| JPS6073774A (ja) | インタ−フエ−ス回路 | |
| JPS6138507B2 (OSRAM) | ||
| JP2770901B2 (ja) | ディスク制御方法 | |
| US3961312A (en) | Cycle interleaving during burst mode operation | |
| JPS59121421A (ja) | バルク制御方式 | |
| JPS61177564A (ja) | 共有記憶装置 | |
| JPS6118032A (ja) | 外部メモリ制御装置 | |
| JPS63223822A (ja) | デイスク装置の制御方式 | |
| JP2848171B2 (ja) | Scsiコントローラ | |
| JP2978626B2 (ja) | Dmaコントローラ | |
| JPS61166670A (ja) | サ−ビスプロセツサバス切り替え方式 | |
| JPH0353361A (ja) | Io制御方式 | |
| JPH0820934B2 (ja) | ディスクキャッシュ制御方式 | |
| JPH05127831A (ja) | デイスク制御装置 | |
| JPS59173827A (ja) | Dma制御装置 | |
| JPS63245755A (ja) | 入出力デバイスコントロ−ラ | |
| JPS6344230A (ja) | 割込み制御方式 | |
| JPS62140135A (ja) | デイスクメモリデバイスのアクセス制御装置 | |
| JPS63262743A (ja) | チヤネル制御方式 | |
| JPH01194051A (ja) | Dma転送方式 | |
| JPS60254318A (ja) | 磁気デイスク制御装置 | |
| JPH01306952A (ja) | プロセッサ間の通信方式 | |
| JPH05151137A (ja) | 電子計算機装置 |