JPS58159171A - 並列処理方式 - Google Patents
並列処理方式Info
- Publication number
- JPS58159171A JPS58159171A JP4220882A JP4220882A JPS58159171A JP S58159171 A JPS58159171 A JP S58159171A JP 4220882 A JP4220882 A JP 4220882A JP 4220882 A JP4220882 A JP 4220882A JP S58159171 A JPS58159171 A JP S58159171A
- Authority
- JP
- Japan
- Prior art keywords
- processor
- memory
- data
- program
- processors
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F15/00—Digital computers in general; Data processing equipment in general
- G06F15/76—Architectures of general purpose stored program computers
- G06F15/80—Architectures of general purpose stored program computers comprising an array of processing units with common control, e.g. single instruction multiple data processors
- G06F15/8007—Architectures of general purpose stored program computers comprising an array of processing units with common control, e.g. single instruction multiple data processors single instruction multiple data [SIMD] multiprocessors
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Theoretical Computer Science (AREA)
- Computing Systems (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Multi Processors (AREA)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP4220882A JPS58159171A (ja) | 1982-03-17 | 1982-03-17 | 並列処理方式 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP4220882A JPS58159171A (ja) | 1982-03-17 | 1982-03-17 | 並列処理方式 |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS58159171A true JPS58159171A (ja) | 1983-09-21 |
JPS6259347B2 JPS6259347B2 (enrdf_load_stackoverflow) | 1987-12-10 |
Family
ID=12629595
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP4220882A Granted JPS58159171A (ja) | 1982-03-17 | 1982-03-17 | 並列処理方式 |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS58159171A (enrdf_load_stackoverflow) |
-
1982
- 1982-03-17 JP JP4220882A patent/JPS58159171A/ja active Granted
Also Published As
Publication number | Publication date |
---|---|
JPS6259347B2 (enrdf_load_stackoverflow) | 1987-12-10 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US5535406A (en) | Virtual processor module including a reconfigurable programmable matrix | |
JP2770603B2 (ja) | 並列計算機 | |
AU714681B2 (en) | Parallel processor with redundancy of processor pairs | |
JPH0425586B2 (enrdf_load_stackoverflow) | ||
JP6802480B2 (ja) | プロセッサ、情報処理装置及びプロセッサの動作方法 | |
JPS58159171A (ja) | 並列処理方式 | |
US11500632B2 (en) | Processor device for executing SIMD instructions | |
JPS6022779B2 (ja) | 多重処理系のプログラム・ロ−デイング方法 | |
JPS6259345B2 (enrdf_load_stackoverflow) | ||
JPS6246026B2 (enrdf_load_stackoverflow) | ||
EP3953815B1 (en) | Computing device and computing system based on said device | |
Gannon et al. | Parallel architectures for iterative methods on adaptive, block structured grids | |
JP7487334B2 (ja) | 処理ノード動作の制御 | |
JPH0358163A (ja) | 疎結合型マルチプロセッサシステム | |
JPH11238042A (ja) | 分散シミュレーション制御装置 | |
Lioupis et al. | The memory hierarchy of the CHESS computer | |
JPS6259346B2 (enrdf_load_stackoverflow) | ||
JPH01263858A (ja) | マルチプロセッサシステム | |
Wong et al. | A microprocessor-based office image processing system | |
JPH01229357A (ja) | 複数プロセッサ間のデータ授受方法 | |
Ghosal et al. | SHAMP: an experimental shared memory multimicroprocessor system for performance evaluation of parallel algorithms | |
JPH0215152Y2 (enrdf_load_stackoverflow) | ||
CN119513025A (zh) | 基于risc-v指令集的高性能ai多核处理器架构 | |
JPH06324999A (ja) | マルチプロセッサシステム | |
CN115408309A (zh) | 一种ai处理器的缓存管理方法及应用其的ai处理器 |