JPH0610718Y2 - 集積回路素子の保持構造 - Google Patents

集積回路素子の保持構造

Info

Publication number
JPH0610718Y2
JPH0610718Y2 JP10542987U JP10542987U JPH0610718Y2 JP H0610718 Y2 JPH0610718 Y2 JP H0610718Y2 JP 10542987 U JP10542987 U JP 10542987U JP 10542987 U JP10542987 U JP 10542987U JP H0610718 Y2 JPH0610718 Y2 JP H0610718Y2
Authority
JP
Japan
Prior art keywords
integrated circuit
chip
substrate
circuit element
holding structure
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
JP10542987U
Other languages
English (en)
Japanese (ja)
Other versions
JPS6413144U (US20100223739A1-20100909-C00025.png
Inventor
博 吉野
Original Assignee
日鉄セミコンダクター株式会社
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 日鉄セミコンダクター株式会社 filed Critical 日鉄セミコンダクター株式会社
Priority to JP10542987U priority Critical patent/JPH0610718Y2/ja
Publication of JPS6413144U publication Critical patent/JPS6413144U/ja
Application granted granted Critical
Publication of JPH0610718Y2 publication Critical patent/JPH0610718Y2/ja
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/1515Shape
    • H01L2924/15153Shape the die mounting substrate comprising a recess for hosting the device
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/1517Multilayer substrate

Landscapes

  • Combinations Of Printed Boards (AREA)
  • Wire Bonding (AREA)
  • Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
  • Insulated Metal Substrates For Printed Circuits (AREA)
  • Structures For Mounting Electric Components On Printed Circuit Boards (AREA)
JP10542987U 1987-07-09 1987-07-09 集積回路素子の保持構造 Expired - Lifetime JPH0610718Y2 (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP10542987U JPH0610718Y2 (ja) 1987-07-09 1987-07-09 集積回路素子の保持構造

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP10542987U JPH0610718Y2 (ja) 1987-07-09 1987-07-09 集積回路素子の保持構造

Publications (2)

Publication Number Publication Date
JPS6413144U JPS6413144U (US20100223739A1-20100909-C00025.png) 1989-01-24
JPH0610718Y2 true JPH0610718Y2 (ja) 1994-03-16

Family

ID=31338034

Family Applications (1)

Application Number Title Priority Date Filing Date
JP10542987U Expired - Lifetime JPH0610718Y2 (ja) 1987-07-09 1987-07-09 集積回路素子の保持構造

Country Status (1)

Country Link
JP (1) JPH0610718Y2 (US20100223739A1-20100909-C00025.png)

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10388596B2 (en) * 2014-11-20 2019-08-20 Nsk Ltd. Electronic part mounting heat-dissipating substrate

Also Published As

Publication number Publication date
JPS6413144U (US20100223739A1-20100909-C00025.png) 1989-01-24

Similar Documents

Publication Publication Date Title
US6603072B1 (en) Making leadframe semiconductor packages with stacked dies and interconnecting interposer
US6331221B1 (en) Process for providing electrical connection between a semiconductor die and a semiconductor die receiving member
US6593662B1 (en) Stacked-die package structure
US7598617B2 (en) Stack package utilizing through vias and re-distribution lines
TWI311353B (en) Stacked chip package structure
KR101075360B1 (ko) 집적 회로 스택 쌓기 집적 회로 패키지 및 그 제조 방법
US5239447A (en) Stepped electronic device package
US6487078B2 (en) Electronic module having a three dimensional array of carrier-mounted integrated circuit packages
JP3224978B2 (ja) 半導体装置
JP6061937B2 (ja) 積層された超小型電子装置を有する超小型電子パッケージ及びその製造方法
JP2002076057A5 (US20100223739A1-20100909-C00025.png)
TW200531259A (en) Semiconductor device
TW201436130A (zh) 具有內建散熱座及增層電路之散熱增益型線路板
JP2004172157A (ja) 半導体パッケージおよびパッケージスタック半導体装置
WO1992005583A1 (en) Semiconductor device having many lead pins
US20070164411A1 (en) Semiconductor package structure and fabrication method thereof
JP2001085602A (ja) 多重チップ半導体モジュールとその製造方法
JPH06244360A (ja) 半導体装置
US7649253B2 (en) Semiconductor device
KR100236016B1 (ko) 적층형 반도체 패키지 및 그의 어셈블리 방법
US8283765B2 (en) Semiconductor chip and stacked semiconductor package having the same
US7119429B2 (en) 3-D stackable semiconductor package
TW201445680A (zh) 具有位置反向的微電子單元及封裝
JPH01235264A (ja) 半導体集積回路装置
US20040060732A1 (en) Multichip module having chips on two sides