JPH05160126A - Formation of multilayer wiring - Google Patents

Formation of multilayer wiring

Info

Publication number
JPH05160126A
JPH05160126A JP34791591A JP34791591A JPH05160126A JP H05160126 A JPH05160126 A JP H05160126A JP 34791591 A JP34791591 A JP 34791591A JP 34791591 A JP34791591 A JP 34791591A JP H05160126 A JPH05160126 A JP H05160126A
Authority
JP
Japan
Prior art keywords
insulating film
wiring
layer
forming
wiring layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP34791591A
Other languages
Japanese (ja)
Inventor
Masahiko Nagura
雅彦 名倉
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Yamaha Corp
Original Assignee
Yamaha Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Yamaha Corp filed Critical Yamaha Corp
Priority to JP34791591A priority Critical patent/JPH05160126A/en
Publication of JPH05160126A publication Critical patent/JPH05160126A/en
Pending legal-status Critical Current

Links

Abstract

PURPOSE:To reduce the residue of an unstable insulating film and thereby to increase the flatness, in the formation of a multilayer wiring. CONSTITUTION:Wiring layers 14A and 14B are formed on an insulating film 12 which covers the surface of a semiconductor substrate 10. After that, an insulating film 16 is so deposited to cover these wiring layers. Nextly, a resist layer is formed on the insulating film 16 and then the insulating film 16 and the resist layer are etched back at nearly the same speed to remove a residual resist layer. Then, an insulating film 26 formed of SOG or other material is formed on a residual insulating film 16 and then the insulating films 16 and 26 are etched back at nearly the same speed so that the insulating film 26 may not remain above the wiring layers 14A and 14B. After that, an insulating film 28 is so deposited as to cover the residual insulating films 16 and 26 and then a contact hole is so formed as to correspond to a part of the wiring layer 14B. Through this contact hole, wiring layer 30 is so formed as to be connected to the wiring layer 14B.

Description

【発明の詳細な説明】Detailed Description of the Invention

【0001】[0001]

【産業上の利用分野】この発明は、LSI等の製造に用
いられる多層配線形成法に関し、特にレジスト層を用い
るエッチバック処理の後塗布絶縁膜を用いるエッチバッ
ク処理を行なうことにより不安定な塗布絶縁膜の残存を
減少させ且つ平坦性を向上させるようにしたものであ
る。
BACKGROUND OF THE INVENTION 1. Field of the Invention The present invention relates to a method for forming a multi-layer wiring used in the manufacture of LSIs and the like, and particularly to an unstable coating by performing an etchback process using a coating insulating film after an etchback process using a resist layer. This is intended to reduce the remaining insulating film and improve the flatness.

【0002】[0002]

【従来の技術】従来、LSIの多層配線を形成する方法
としては、図7〜9に例示するものが知られている。
2. Description of the Related Art Conventionally, as a method of forming a multi-layer wiring of an LSI, the method exemplified in FIGS.

【0003】図7の工程では、シリコン等の半導体基板
10の表面を覆うシリコンオキサイド等の絶縁膜12の
上に所望の配線材を被着してパターニングすることによ
り1層目の配線層14A,14Bを形成する。そして、
基板上面には配線層14A,14Bを覆ってプラズマC
VD(ケミカル・ベーパー・デポジション)法等により
シリコンオキサイド等の絶縁膜16を形成する。この
後、基板上面を平坦化するために、絶縁膜16の上にS
OG(スピン・オン・ガラス)を回転塗布するなどして
塗布絶縁膜18を形成する。
In the process of FIG. 7, a desired wiring material is deposited on an insulating film 12 such as silicon oxide covering the surface of a semiconductor substrate 10 such as silicon and patterned to form a first wiring layer 14A, 14B is formed. And
Plasma C is formed on the upper surface of the substrate by covering the wiring layers 14A and 14B.
The insulating film 16 made of silicon oxide or the like is formed by the VD (chemical vapor deposition) method or the like. Then, in order to flatten the upper surface of the substrate, S is deposited on the insulating film 16.
The coating insulating film 18 is formed by spin coating OG (spin on glass).

【0004】次に、図8の工程では、絶縁膜16,18
をほぼ等速でエッチバックして配線層14A,14Bの
上方にて絶縁膜18を消失させる。これは、後述する接
続孔の内部に吸湿性の絶縁膜18の一部が露出して導通
不良を招くのを防ぐためである。
Next, in the process of FIG. 8, insulating films 16 and 18 are formed.
Is etched back at a substantially constant speed to remove the insulating film 18 above the wiring layers 14A and 14B. This is to prevent a part of the hygroscopic insulating film 18 from being exposed inside the connection hole, which will be described later, and causing conduction failure.

【0005】次に、図9の工程では、絶縁膜16,18
の残存部分を覆ってプラズマCVD法等によりシリコン
オキサイド等の絶縁膜20を形成する。そして、例えば
配線層14Bの一部に対応して絶縁膜16及び20の積
層にはホトリソグラフィ処理等により接続孔CHを形成
する。このとき、接続孔CHの内部には、絶縁膜18の
一部が露出されない。
Next, in the process of FIG. 9, insulating films 16 and 18 are formed.
An insulating film 20 of silicon oxide or the like is formed by plasma CVD or the like so as to cover the remaining portion. Then, for example, a connection hole CH is formed in the lamination of the insulating films 16 and 20 corresponding to a part of the wiring layer 14B by a photolithography process or the like. At this time, part of the insulating film 18 is not exposed inside the connection hole CH.

【0006】この後、基板上面に配線材を被着してパタ
ーニングすることにより2層目の配線層22を形成す
る。配線層22は、接続孔CHを介して配線層14Bに
接続される。
After that, a wiring material is deposited on the upper surface of the substrate and patterned to form a second wiring layer 22. The wiring layer 22 is connected to the wiring layer 14B via the connection hole CH.

【0007】図10〜13は、他の従来例を示すもの
で、図7〜9と同様の部分には同様の符号を付してあ
る。
10 to 13 show another conventional example, in which the same parts as those in FIGS. 7 to 9 are designated by the same reference numerals.

【0008】図10の工程では、図7で述べたと同様に
して半導体基板10の表面の絶縁膜12の上に1層目の
配線層14A,14B及び絶縁膜16を形成した後、絶
縁膜16を覆ってレジストを回転塗布するなどしてレジ
スト層24を形成する。
In the step of FIG. 10, the first wiring layers 14A and 14B and the insulating film 16 are formed on the insulating film 12 on the surface of the semiconductor substrate 10 in the same manner as described with reference to FIG. Then, a resist layer 24 is formed by, for example, spin coating a resist.

【0009】次に、図11の工程では、絶縁膜16及び
レジスト層24をほぼ等速でエッチバックして配線層1
4A,14Bの上面レベルより上方で絶縁膜16及びレ
ジスト層24を部分的に残存させる。そして、レジスト
層24の残存部分をO2 プラズマによるアッシング等に
より除去する。
Next, in the process shown in FIG. 11, the insulating film 16 and the resist layer 24 are etched back at a substantially constant speed to form the wiring layer 1.
The insulating film 16 and the resist layer 24 are partially left above the upper surface level of 4A and 14B. Then, the remaining portion of the resist layer 24 is removed by ashing with O 2 plasma or the like.

【0010】次に、図12,13の工程では、絶縁膜1
6の残存部分を覆って絶縁膜20を形成する。そして、
必要に応じて接続孔を形成してから絶縁膜20上に配線
材を被着してパターニングすることにより2層目の配線
層22A,22Bを形成する。
Next, in the process of FIGS.
An insulating film 20 is formed so as to cover the remaining portion of 6. And
After forming connection holes as required, a wiring material is deposited on the insulating film 20 and patterned to form the second wiring layers 22A and 22B.

【0011】[0011]

【発明が解決しようとする課題】図7〜9の従来法によ
ると、十分な平坦性を得るためには配線段差の高さに対
し十分厚く塗布絶縁膜18を形成する必要がある。しか
し、絶縁膜18を厚くすると、クラックが生じ易く、信
頼性が低下する。
According to the conventional method shown in FIGS. 7 to 9, it is necessary to form the coating insulating film 18 sufficiently thick with respect to the height of the wiring steps in order to obtain sufficient flatness. However, if the insulating film 18 is thickened, cracks are likely to occur and reliability is lowered.

【0012】また、接続孔CH内での導通不良を低減す
るためには絶縁膜18が14B等の配線層の上方に残ら
ないよう十分にエッチバックを行なう必要がある。しか
し、十分なエッチバックは平坦性を悪化させる。すなわ
ち、絶縁膜18は、実効的なエッチ速度の相違により図
8に示すように配線間の凹部P等で過剰にエッチされ易
い。このため、図9に示すように配線層22を形成する
際に、凹部Pで配線材の被覆性が劣化し、断線不良を招
く不都合があった。
Further, in order to reduce the conduction failure in the connection hole CH, it is necessary to sufficiently etch back so that the insulating film 18 does not remain above the wiring layer such as 14B. However, sufficient etch back deteriorates the flatness. That is, the insulating film 18 is likely to be excessively etched in the recess P or the like between the wirings due to the difference in effective etching rate, as shown in FIG. For this reason, when the wiring layer 22 is formed as shown in FIG. 9, the coverage of the wiring material in the recess P is deteriorated, which causes a problem of disconnection failure.

【0013】一方、図10〜13の従来法によると、エ
ッチバック中にエッチ速度が変動するため、レジスト塗
布直後の形状を維持するのが容易でない。例えば図11
に示すように配線間の凹部P等において、レジスト残存
部の除去後につの状部分が残り、図12に示すように絶
縁膜16の上に絶縁膜20を形成すると、絶縁膜20に
も凹部P等に対応してつの状部分S1 〜S4 が生ずる。
この後、図12,13に示すように配線層14A,14
Bに交差する配線層22A,22Bを形成する際に、被
着した配線材層を選択エッチングによりパターニングす
ると、つの状部分S1 〜S4 の下にまわり込んだ配線材
が十分にエッチされずに残存するようになる。すなわ
ち、一例を図13に示すようにつの状部分S2 の下の配
線材残存部22S2 により配線層22A及び22Bが相
互接続されるようになり、短絡不良が生ずる不都合があ
った。
On the other hand, according to the conventional method shown in FIGS. 10 to 13, since the etching rate changes during the etching back, it is not easy to maintain the shape immediately after the resist application. For example, in FIG.
As shown in FIG. 12, in the recesses P between the wirings, two shaped portions remain after the resist remaining portion is removed, and when the insulating film 20 is formed on the insulating film 16 as shown in FIG. Corresponding to, and so on, two shaped portions S 1 to S 4 are produced.
After this, as shown in FIGS.
Wiring layers 22A intersecting with B, and when forming the 22B, when patterned by selective etching wiring material layer was deposited, one Jo parts S 1 to S wire which can elaborate around under 4 is not sufficiently etched Will remain. That is, the wiring layers 22A and 22B by the wiring material remaining portion 22S 2 under the horn-shaped portion S 2 as shown in FIG. 13 One example is to be interconnected, there is an inconvenience that a short circuit failure occurs.

【0014】この発明の目的は、高信頼の多層配線構造
を歩留りよく形成する方法を提供することにある。
An object of the present invention is to provide a method for forming a highly reliable multilayer wiring structure with high yield.

【0015】[0015]

【課題を解決するための手段】この発明による多層配線
形成法は、(a)基板の絶縁性表面の上に第1の配線層
を形成する工程と、(b)前記絶縁性表面の上に前記第
1の配線層を覆って第1の絶縁膜を堆積形成する工程
と、(c)前記第1の絶縁膜に重ねてレジスト層を形成
する工程と、(d)前記第1の絶縁膜及び前記レジスト
層をほぼ等速でエッチバックして前記第1の絶縁膜の一
部を前記第1の配線層の上に残存させ且つその残存部に
隣接して前記レジスト層の一部を残存させる工程と、
(e)前記レジスト層の残存部分を除去する工程と、
(f)この除去工程の後、前記第1の絶縁膜の残存部分
を覆って塗布絶縁膜を形成する工程と、(g)前記第1
の絶縁膜の残存部分及び前記塗布絶縁膜をほぼ等速でエ
ッチバックして前記第1の絶縁膜の一部を前記第1の配
線層の上に残存させ且つ前記塗布絶縁膜を前記第1の配
線層の上方にて消失させる工程と、(h)このエッチバ
ック工程の後、前記第1の絶縁膜の残存部分を覆って第
2の絶縁膜を堆積形成する工程と、(i)前記第2の絶
縁膜から前記第1の絶縁膜の残存部分を介して前記第1
の配線層に達するように接続孔を形成する工程と、
(j)前記接続孔を介して前記第1の配線層に接続され
るように前記第2の絶縁膜の上に第2の配線層を形成す
る工程とを含むものである。
A method for forming a multilayer wiring according to the present invention comprises: (a) a step of forming a first wiring layer on an insulating surface of a substrate; and (b) a step of forming a first wiring layer on the insulating surface. Depositing and forming a first insulating film over the first wiring layer; (c) forming a resist layer overlying the first insulating film; and (d) the first insulating film. And etching back the resist layer at a substantially constant rate to leave a portion of the first insulating film on the first wiring layer and leave a portion of the resist layer adjacent to the remaining portion. And the process of
(E) removing the remaining portion of the resist layer,
(F) a step of forming a coating insulating film so as to cover the remaining portion of the first insulating film after the removing step, and (g) the first insulating film.
Of the remaining insulating film and the coated insulating film are etched back at a substantially constant rate so that a part of the first insulating film remains on the first wiring layer and the coated insulating film is removed from the first insulating film. And (h) depositing a second insulating film over the remaining portion of the first insulating film after the etch back step, and (i) From the second insulating film through the remaining portion of the first insulating film, the first insulating film is formed.
Forming a connection hole to reach the wiring layer of
(J) forming a second wiring layer on the second insulating film so as to be connected to the first wiring layer through the connection hole.

【0016】[0016]

【作用】この発明の方法によれば、SOGのような塗布
絶縁膜を用いるエッチバック処理の前にレジスト層を用
いるエッチバック処理を行なうので、SOGのような塗
布絶縁膜は、レジスト層を用いるエッチバック処理で低
減された配線段差に対応して薄く形成すればよい。この
ように塗布絶縁膜を薄くすると、クラック発生を回避で
きると共にSOG等の不安定な被膜の残存を減らすこと
ができ、しかもシリコンオキサイド等の安定な被膜の層
間膜に占める割合を大きくすることができるので、信頼
性が向上する。
According to the method of the present invention, since the etchback process using the resist layer is performed before the etchback process using the coating insulating film such as SOG, the coating insulating film such as SOG uses the resist layer. It may be thinly formed corresponding to the wiring steps reduced by the etch back process. By making the coating insulating film thin in this way, it is possible to avoid the occurrence of cracks, reduce the remaining of an unstable film such as SOG, and increase the ratio of a stable film such as silicon oxide to the interlayer film. Therefore, the reliability is improved.

【0017】その上、薄い塗布絶縁膜を用いるエッチバ
ック処理では、少ないエッチバック量でも導通不良の低
減と平坦性の向上とを両立させることができるので、断
線不良や短絡不良が減り、歩留りが向上する。
In addition, in the etch-back process using a thin coated insulating film, it is possible to reduce conduction defects and improve flatness even with a small amount of etch-back. improves.

【0018】[0018]

【実施例】図1〜6は、この発明の一実施例による多層
配線形成法を示すもので、各々の図に対応する工程
(1)〜(6)を順次に説明する。なお、図7〜12と
同様の部分には同様の符号を付して詳細な説明を省略す
る。
1 to 6 show a method of forming a multilayer wiring according to an embodiment of the present invention, and steps (1) to (6) corresponding to the respective drawings will be sequentially described. The same parts as those in FIGS. 7 to 12 are designated by the same reference numerals and detailed description thereof will be omitted.

【0019】(1)半導体基板10の表面の絶縁膜12
の上に1層目の配線層14A,14Bを形成した後、こ
れらの配線層を覆ってプラズマCVD法等によりシリコ
ンオキサイド等の絶縁膜16を形成する。そして、絶縁
膜16にホトレジストを回転塗布した後、必要に応じて
流動化すべく軟化処理を施すなどしてレジスト層24を
平坦状に形成する。
(1) Insulating film 12 on the surface of semiconductor substrate 10
After the wiring layers 14A and 14B of the first layer are formed thereon, an insulating film 16 of silicon oxide or the like is formed by plasma CVD or the like so as to cover these wiring layers. Then, a photoresist is spin-coated on the insulating film 16, and then a softening treatment is performed as necessary to fluidize the insulating film 16 to form a flat resist layer 24.

【0020】(2)次に、絶縁膜16及びレジスト層2
4をほぼ等速でエッチバックして配線層14A,14B
の上面レベルより上方で絶縁膜16及びレジスト層24
を部分的に残存させる。そして、レジスト層24の残存
部分をO2プラズマによるアッシング等により除去す
る。
(2) Next, the insulating film 16 and the resist layer 2
4 is etched back at a substantially constant speed to form wiring layers 14A and 14B.
Above the upper surface level of the insulating film 16 and the resist layer 24.
Partially remain. Then, the remaining portion of the resist layer 24 is removed by ashing with O 2 plasma or the like.

【0021】(3)次に、絶縁膜16の残存部分上にS
OGを回転塗布し、アニールするなどして塗布絶縁膜2
6を形成する。この場合、レジスト層24を用いたエッ
チバック処理により絶縁膜16の配線段差が低減されて
いるので、絶縁膜26は図7の絶縁膜18より相当に薄
くてよい。
(3) Next, S on the remaining portion of the insulating film 16.
OG is spin-coated and annealed, etc. to apply insulating film 2
6 is formed. In this case, since the wiring step of the insulating film 16 is reduced by the etching back process using the resist layer 24, the insulating film 26 may be considerably thinner than the insulating film 18 of FIG.

【0022】(4)次に、絶縁膜16,26をほぼ等速
でエッチバックして配線層14A,14Bの上方にて絶
縁膜26を消失させる。これは、接続孔内での導通不良
を防ぐためである。
(4) Next, the insulating films 16 and 26 are etched back at a substantially constant rate to remove the insulating film 26 above the wiring layers 14A and 14B. This is to prevent poor conduction in the connection hole.

【0023】(5)次に、絶縁膜16,26の残存部分
を覆ってプラズマCVD法等によりシリコンオキサイド
等の絶縁膜28を形成する。この場合、絶縁膜28は、
14A,14B等の配線層上での絶縁膜16の残存膜厚
が図8の場合より薄いことに鑑み所要の層間膜厚が得ら
れるよう十分に厚く形成する。そして、周知のホトリソ
グラフィ処理等により配線層14Bの上方で絶縁膜16
及び28の積層に接続孔CHを形成する。
(5) Next, an insulating film 28 of silicon oxide or the like is formed by plasma CVD or the like so as to cover the remaining portions of the insulating films 16 and 26. In this case, the insulating film 28 is
Considering that the remaining film thickness of the insulating film 16 on the wiring layers such as 14A and 14B is thinner than that in the case of FIG. 8, the insulating film 16 is formed sufficiently thick so as to obtain a required interlayer film thickness. Then, the insulating film 16 is formed above the wiring layer 14B by a known photolithography process or the like.
And 28, a connection hole CH is formed.

【0024】(6)この後、基板上面に配線材を被着し
てパターニングすることにより2層目の配線層30を形
成する。配線層30は、接続孔CHを介して配線層14
Bに接続される。
(6) Thereafter, a wiring material is applied to the upper surface of the substrate and patterned to form the second wiring layer 30. The wiring layer 30 has the wiring layer 14 via the connection hole CH.
Connected to B.

【0025】上記した多層配線形成法によれば、図3の
工程で形成する絶縁膜26が薄いので、絶縁膜26には
殆どクラックが発生しない。また、図4の工程では、少
ないエッチバック量で14B等の配線層の上方にて絶縁
膜26を消失させることができるので、良好な平坦性が
得られる。さらに、絶縁膜16,26,28により形成
される層間膜にあっては、SOG等の不安定な膜26の
残存が少なく、シリコンオキサイド等の安定な膜16,
28の占める割合が大きいので、配線の信頼性が向上す
る。
According to the above-described method for forming a multilayer wiring, the insulating film 26 formed in the step of FIG. 3 is thin, so that the insulating film 26 is hardly cracked. Further, in the process of FIG. 4, the insulating film 26 can be eliminated above the wiring layer such as 14B with a small amount of etch back, so that good flatness can be obtained. Further, in the interlayer film formed by the insulating films 16, 26 and 28, the unstable film 26 such as SOG hardly remains, and the stable film 16 such as silicon oxide is stable.
Since the ratio of 28 is large, the reliability of the wiring is improved.

【0026】[0026]

【発明の効果】以上のように、この発明によれば、レジ
スト層を用いるエッチバック処理の後SOG等の塗布絶
縁膜を用いるエッチバック処理を行なうことによりSO
G等の不安定な被膜の残存を減らすと共に平坦性を向上
させるようにしたので、高信頼な多層配線を歩留りよく
形成できる効果が得られるものである。
As described above, according to the present invention, the etchback process using the resist layer is followed by the etchback process using the coating insulating film such as SOG.
Since the remaining of the unstable coating such as G is reduced and the flatness is improved, the effect that the highly reliable multilayer wiring can be formed with a high yield can be obtained.

【図面の簡単な説明】[Brief description of drawings]

【図1】〜[Figure 1]

【図6】 この発明の一実施例による多層配線形成法を
示す基板断面図である。
FIG. 6 is a substrate cross-sectional view showing a method for forming a multilayer wiring according to an embodiment of the present invention.

【図7】〜[Figure 7] ~

【図9】 従来の多層配線形成法の一例を示す基板断面
図である。
FIG. 9 is a substrate cross-sectional view showing an example of a conventional multilayer wiring forming method.

【図10】〜10]

【図12】 他の従来例を示す基板断面図である。FIG. 12 is a cross-sectional view of a substrate showing another conventional example.

【図13】 図12のX−X’線に沿う基板断面図であ
る。
FIG. 13 is a substrate cross-sectional view taken along the line XX ′ of FIG.

【符号の説明】[Explanation of symbols]

10:半導体基板、12,16,28:絶縁膜、14
A,14B,30:配線層、24:レジスト層、26:
塗布絶縁膜。
10: semiconductor substrate, 12, 16, 28: insulating film, 14
A, 14B, 30: wiring layer, 24: resist layer, 26:
Coating insulation film.

Claims (1)

【特許請求の範囲】[Claims] 【請求項1】(a)基板の絶縁性表面の上に第1の配線
層を形成する工程と、 (b)前記絶縁性表面の上に前記第1の配線層を覆って
第1の絶縁膜を堆積形成する工程と、 (c)前記第1の絶縁膜に重ねてレジスト層を形成する
工程と、 (d)前記第1の絶縁膜及び前記レジスト層をほぼ等速
でエッチバックして前記第1の絶縁膜の一部を前記第1
の配線層の上に残存させ且つその残存部に隣接して前記
レジスト層の一部を残存させる工程と、 (e)前記レジスト層の残存部分を除去する工程と、 (f)この除去工程の後、前記第1の絶縁膜の残存部分
を覆って塗布絶縁膜を形成する工程と、 (g)前記第1の絶縁膜の残存部分及び前記塗布絶縁膜
をほぼ等速でエッチバックして前記第1の絶縁膜の一部
を前記第1の配線層の上に残存させ且つ前記塗布絶縁膜
を前記第1の配線層の上方にて消失させる工程と、 (h)このエッチバック工程の後、前記第1の絶縁膜の
残存部分を覆って第2の絶縁膜を堆積形成する工程と、 (i)前記第2の絶縁膜から前記第1の絶縁膜の残存部
分を介して前記第1の配線層に達するように接続孔を形
成する工程と、 (j)前記接続孔を介して前記第1の配線層に接続され
るように前記第2の絶縁膜の上に第2の配線層を形成す
る工程とを含む多層配線形成法。
1. A step of: (a) forming a first wiring layer on an insulating surface of a substrate; and (b) a first insulating layer covering the first wiring layer on the insulating surface. A step of depositing and forming a film; (c) a step of forming a resist layer overlying the first insulating film; and (d) etching back the first insulating film and the resist layer at a substantially constant rate. A part of the first insulating film is used as the first
Of the remaining resist layer adjacent to the remaining portion of the wiring layer, and (e) removing the remaining portion of the resist layer; and (f) removing the remaining portion of the resist layer. A step of forming a coated insulating film so as to cover the remaining portion of the first insulating film, and (g) etching back the remaining portion of the first insulating film and the coated insulating film at a substantially constant rate. A step of leaving a part of the first insulating film on the first wiring layer and removing the coated insulating film above the first wiring layer, and (h) after this etch back step A step of depositing and forming a second insulating film so as to cover the remaining portion of the first insulating film, and (i) the first insulating film via the remaining portion of the first insulating film. Forming a connection hole so as to reach the wiring layer of (1), and (j) the first hole through the connection hole. Multi-layer wiring forming method and forming a second wiring layer on the second insulating film to be connected to the wiring layer.
JP34791591A 1991-12-02 1991-12-02 Formation of multilayer wiring Pending JPH05160126A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP34791591A JPH05160126A (en) 1991-12-02 1991-12-02 Formation of multilayer wiring

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP34791591A JPH05160126A (en) 1991-12-02 1991-12-02 Formation of multilayer wiring

Publications (1)

Publication Number Publication Date
JPH05160126A true JPH05160126A (en) 1993-06-25

Family

ID=18393471

Family Applications (1)

Application Number Title Priority Date Filing Date
JP34791591A Pending JPH05160126A (en) 1991-12-02 1991-12-02 Formation of multilayer wiring

Country Status (1)

Country Link
JP (1) JPH05160126A (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5945739A (en) * 1996-07-16 1999-08-31 Nec Corporation Semiconductor device having a conductor through an inter-level layer and a spin-on-glass in the inter-level layer with substantially planar upper surfaces of the conductor, the inter-level layer, and the spin-on-glass

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5945739A (en) * 1996-07-16 1999-08-31 Nec Corporation Semiconductor device having a conductor through an inter-level layer and a spin-on-glass in the inter-level layer with substantially planar upper surfaces of the conductor, the inter-level layer, and the spin-on-glass

Similar Documents

Publication Publication Date Title
US6020255A (en) Dual damascene interconnect process with borderless contact
JP2518435B2 (en) Multilayer wiring formation method
KR100333382B1 (en) Method for forming multi-level metal interconnection of semiconductor device
JPH0669351A (en) Manufacture of contact of multilayer metal interconnection structure
JPH05160126A (en) Formation of multilayer wiring
JP2783898B2 (en) Method for manufacturing semiconductor device
JPH0330992B2 (en)
JPS62137853A (en) Formation of multilayer interconnection
JP3301466B2 (en) Method for manufacturing semiconductor device
JPH06244286A (en) Manufacture of semiconductor device
JPH0587973B2 (en)
JP2998719B2 (en) Semiconductor device
JP2000269328A (en) Semiconductor device and manufacture thereof
JPS5932153A (en) Manufacture of semiconductor device
KR0127689B1 (en) Forming method for multi layered metal line
JPH05304219A (en) Deposition of insulation layer in semiconductor device
JP3254763B2 (en) Multi-layer wiring formation method
JPH0897213A (en) Manufacture of semiconductor device
JPH0488634A (en) Formation of thin film wiring
JPH01135044A (en) Semiconductor device
JPH04290460A (en) Manufacture of semiconductor device
JPS6132555A (en) Formation of multilayer interconnection structure
JPH0448634A (en) Manufacture of semiconductor device
JPH09148430A (en) Formation of wiring
JPH04130754A (en) Manufacture of semiconductor device