JPH05122052A - Semiconductor device - Google Patents

Semiconductor device

Info

Publication number
JPH05122052A
JPH05122052A JP3278006A JP27800691A JPH05122052A JP H05122052 A JPH05122052 A JP H05122052A JP 3278006 A JP3278006 A JP 3278006A JP 27800691 A JP27800691 A JP 27800691A JP H05122052 A JPH05122052 A JP H05122052A
Authority
JP
Japan
Prior art keywords
power source
inverter circuit
level
vss
channel mos
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Withdrawn
Application number
JP3278006A
Other languages
Japanese (ja)
Inventor
Koji Kato
好治 加藤
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Fujitsu VLSI Ltd
Fujitsu Ltd
Original Assignee
Fujitsu VLSI Ltd
Fujitsu Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Fujitsu VLSI Ltd, Fujitsu Ltd filed Critical Fujitsu VLSI Ltd
Priority to JP3278006A priority Critical patent/JPH05122052A/en
Publication of JPH05122052A publication Critical patent/JPH05122052A/en
Withdrawn legal-status Critical Current

Links

Landscapes

  • Logic Circuits (AREA)

Abstract

PURPOSE:To reduce a circuit area with a level conversion function and also a logic circuit function. CONSTITUTION:A semiconductor device is constituted in such a way that a first inverter circuit 1 which is operated by a power source Vcc and the power source Vss and also inputs an input signal IN is connected with a second inverter circuit 2 which is operated by the power source Vss and the power source VDD which is higher than the power source Vcc and also outputs an output signal OUT via N-channel MOS transistor Tr1, a binary control signal phiwhich changes between a power source voltage VDD and the power source voltage Vss is inputted in the gate of the transistor Tr1, the input terminal of the second inverter circuit 2 is connected with the power source VDD via the P-channel MOS transistor Tr2 and the gate of the P-channel MOS transistor Tr2 is connected with the output terminal of the second inverter circuit 2.

Description

【発明の詳細な説明】Detailed Description of the Invention

【0001】[0001]

【産業上の利用分野】この発明は異なる電源電圧で動作
する回路間で信号を伝達する半導体装置に関するもので
ある。
BACKGROUND OF THE INVENTION 1. Field of the Invention The present invention relates to a semiconductor device which transmits signals between circuits which operate at different power supply voltages.

【0002】近年の半導体集積回路では電圧の異なる多
数の電源を使用して内部回路を駆動している。このた
め、異なる電源電圧で動作する回路間で信号の伝達を行
うために両回路間にレベル変換回路が必要となり、高集
積化を図るためにはこのレベル変換回路の占有面積を縮
小する必要がある。
In recent semiconductor integrated circuits, a large number of power supplies having different voltages are used to drive internal circuits. For this reason, a level conversion circuit is required between the circuits that operate with different power supply voltages to transmit signals, and it is necessary to reduce the area occupied by the level conversion circuit in order to achieve high integration. is there.

【0003】[0003]

【従来の技術】従来のレベル変換回路の一例を図4に従
って説明すると、入力信号INは電源Vcc及び同Vssを
電源とするインバータ回路1に入力され、同インバータ
回路1の出力信号SG1はゲートに電源VDDが供給され
たNチャネルMOSトランジスタTr1を介して出力信号
SG2として電源VDD及び同Vssを電源とするインバー
タ回路2に入力され、同インバータ回路2から出力信号
OUTが出力される。また、インバータ回路2の入力端
子にはPチャネルMOSトランジスタTr2のドレインが
接続され、同トランジスタTr2のソースには電源VDDが
供給され、ゲートはインバータ回路2の出力端子に接続
されている。
2. Description of the Related Art An example of a conventional level conversion circuit will be described with reference to FIG. 4. An input signal IN is input to a power source Vcc and an inverter circuit 1 having the power source Vss, and an output signal SG1 of the inverter circuit 1 is applied to a gate. The output signal SG2 is input to the inverter circuit 2 having the power source VDD and the same Vss as the power source through the N-channel MOS transistor Tr1 supplied with the power source VDD, and the inverter circuit 2 outputs the output signal OUT. The drain of the P-channel MOS transistor Tr2 is connected to the input terminal of the inverter circuit 2, the power source VDD is supplied to the source of the transistor Tr2, and the gate is connected to the output terminal of the inverter circuit 2.

【0004】このような構成のレベル変換回路の動作を
図5に従って説明すると、入力信号INがHレベルから
Lレベルに移行するとインバータ回路1の出力信号SG
1はLレベルである電源VssのレベルからHレベルであ
る電源Vccのレベルまで立ち上がる。
The operation of the level conversion circuit having such a configuration will be described with reference to FIG. 5. When the input signal IN changes from H level to L level, the output signal SG of the inverter circuit 1 is output.
1 rises from the level of the power source Vss at the L level to the level of the power source Vcc at the H level.

【0005】すると、常にオン状態にあるトランジスタ
Tr1の動作に基づいてインバータ回路2の入力信号SG
2も電源Vccまで立ち上がり、この入力信号に基づいて
出力信号OUTは電源VDDのレベルであるHレベルから
電源VssのレベルであるLレベルまで立ち下がる。
Then, the input signal SG of the inverter circuit 2 is generated based on the operation of the transistor Tr1 which is always on.
2 also rises to the power supply Vcc, and the output signal OUT falls from the H level, which is the level of the power supply VDD, to the L level, which is the level of the power supply Vss, based on this input signal.

【0006】また、出力信号OUTがLレベルに移行す
るとトランジスタTr2がオンされてインバータ回路2の
入力信号SG2が電源VDDのレベルであるHレベルまで
引き上げられ、この状態が維持される。なお、電源VDD
と電源Vccとの電位差はトランジスタTr1のしきい値V
th程度となっている。
When the output signal OUT shifts to the L level, the transistor Tr2 is turned on, the input signal SG2 of the inverter circuit 2 is pulled up to the H level which is the level of the power source VDD, and this state is maintained. In addition, power supply VDD
And the voltage difference between the power source Vcc and the threshold V of the transistor Tr1.
It is about th.

【0007】一方、入力信号INがLレベルからHレベ
ルに移行するとインバータ回路1の出力信号SG1は電
源Vccのレベルから電源Vssのレベルまで立ち下がる。
すると、トランジスタTr1の動作に基づいてインバータ
回路2の入力信号SG2も電源Vssのレベルまで立ち下
がり、この入力信号に基づいて出力信号OUTは電源V
DDのレベルまで立ち上がり、トランジスタTr2はオフさ
れる。
On the other hand, when the input signal IN shifts from the L level to the H level, the output signal SG1 of the inverter circuit 1 falls from the level of the power source Vcc to the level of the power source Vss.
Then, the input signal SG2 of the inverter circuit 2 also falls to the level of the power source Vss based on the operation of the transistor Tr1, and the output signal OUT changes the power source Vss based on this input signal.
Rising to the level of DD, the transistor Tr2 is turned off.

【0008】従って、このような動作により電源Vccと
同Vssとの間で変動する入力信号INが電源VDDと同V
ssとの間で変動する出力信号OUTにレベル変換され
る。
Therefore, the input signal IN which fluctuates between the power supply Vcc and the power supply Vss due to such an operation has the same voltage as the power supply VDD.
The level is converted into an output signal OUT which varies between ss and ss.

【0009】[0009]

【発明が解決しようとする課題】ところが、上記のよう
なレベル変換回路ではレベル変換動作を行うためにトラ
ンジスタTr1,Tr2の二つのトランジスタが必要とな
る。そして、通常の論理回路に加えてレベル変換を行う
度毎にこのような回路が必要となるため、回路面積が増
大するという問題点がある。
However, the level conversion circuit as described above requires two transistors Tr1 and Tr2 to perform the level conversion operation. In addition to the usual logic circuit, such a circuit is required every time the level conversion is performed, which causes a problem that the circuit area increases.

【0010】この発明の目的は、レベル変換機能と論理
回路の機能とを併せもって回路面積の縮小を図り得る半
導体装置を提供することにある。
An object of the present invention is to provide a semiconductor device capable of reducing the circuit area by having a level conversion function and a logic circuit function together.

【0011】[0011]

【課題を解決するための手段】図1は本発明の原理説明
図である。すなわち、第一の高電位側電源Vccと低電位
側電源Vssで動作するとともに入力信号INが入力され
る第一のインバータ回路1と、前記第一の高電位側電源
Vccより高い第二の高電位側電源VDDと前記低電位側電
源Vssで動作するとともに出力信号OUTを出力する第
二のインバータ回路2とがNチャネルMOSトランジス
タTr1を介して接続され、前記トランジスタTr1のゲー
トには前記第二の高電位側電源電圧VDDと低電位側電源
電圧Vssとの間で変化する二値制御信号φが入力され、
前記第二のインバータ回路2の入力端子はPチャネルM
OSトランジスタTr2を介して前記第二の高電位側電源
VDDに接続され、前記PチャネルMOSトランジスタT
r2のゲートは前記第二のインバータ回路2の出力端子に
接続されている。
FIG. 1 illustrates the principle of the present invention. That is, the first inverter circuit 1 which is operated by the first high-potential power supply Vcc and the low-potential power supply Vss and receives the input signal IN, and the second high voltage which is higher than the first high-potential power supply Vcc. A potential side power source VDD and a second inverter circuit 2 that operates on the low potential side power source Vss and outputs an output signal OUT are connected via an N-channel MOS transistor Tr1 and the gate of the transistor Tr1 is connected to the second The binary control signal φ changing between the high-potential-side power supply voltage VDD and the low-potential-side power supply voltage Vss of
The input terminal of the second inverter circuit 2 is a P channel M
The P-channel MOS transistor T is connected to the second high-potential-side power source VDD through the OS transistor Tr2.
The gate of r2 is connected to the output terminal of the second inverter circuit 2.

【0012】[0012]

【作用】第二の高電位側電源電圧VDDを制御信号φとし
てNチャネルMOSトランジスタTr1のゲートに入力す
ると、入力信号INがレベル変換されて出力信号OUT
として出力され、低電位側電源Vssを制御信号φとして
NチャネルMOSトランジスタTr1のゲートに入力する
と、入力信号INによる論理とは異なる論理の出力信号
OUTを出力可能となる。
When the second high-potential-side power supply voltage VDD is input to the gate of the N-channel MOS transistor Tr1 as the control signal φ, the level of the input signal IN is converted and the output signal OUT is output.
When the low-potential-side power supply Vss is input to the gate of the N-channel MOS transistor Tr1 as the control signal φ, an output signal OUT having a logic different from that of the input signal IN can be output.

【0013】[0013]

【実施例】以下、この発明を具体化した一実施例を図2
に従って説明すると、この実施例は前記従来例に対しト
ランジスタTr1のゲートに電源VDDと同Vssとの間で変
動する二値制御信号φが入力される点においてのみ相違
する。
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS An embodiment embodying the present invention will now be described with reference to FIG.
According to the above description, this embodiment is different from the above-mentioned conventional example only in that the binary control signal φ varying between the power supply VDD and the power supply VDD is inputted to the gate of the transistor Tr1.

【0014】このような構成により図3に示すように制
御信号φに電源VDDのレベルであるHレベルが供給され
ている状態では前記従来例と同様に動作する。一方、例
えばインバータ回路2の入力信号SG2がHレベル、同
インバータ回路2の出力信号OUTがLレベルの状態で
制御信号φをLレベルに移行させると、トランジスタT
r1がオフされる。すると、入力信号INをHレベルに移
行させても出力信号OUTは入力信号INに影響される
ことなくLレベルに維持される。
With such a structure, as shown in FIG. 3, when the control signal .phi. Is supplied with the H level which is the level of the power supply VDD, the operation is similar to that of the conventional example. On the other hand, for example, when the control signal φ is shifted to the L level when the input signal SG2 of the inverter circuit 2 is at the H level and the output signal OUT of the inverter circuit 2 is at the L level, the transistor T
r1 is turned off. Then, even if the input signal IN is shifted to the H level, the output signal OUT is maintained at the L level without being influenced by the input signal IN.

【0015】また、インバータ回路2の入力信号SG2
がLレベル、同インバータ回路2の出力信号OUTがH
レベルの状態で制御信号φをLレベルに移行させると、
トランジスタTr1がオフされる。すると、入力信号IN
をLレベルに移行させても出力信号OUTは入力信号I
Nに影響されることなくHレベルに維持される。
Further, the input signal SG2 of the inverter circuit 2 is
Is L level, and the output signal OUT of the inverter circuit 2 is H
When the control signal φ is shifted to the L level in the level state,
The transistor Tr1 is turned off. Then, the input signal IN
Of the input signal I
The H level is maintained without being affected by N.

【0016】従って、このレベル変換回路はレベル変換
動作に加えて制御信号φに基づいて論理回路としての機
能を備えているので、上記のような論理を出力する論理
回路を省略して回路面積の縮小を図ることができる。
Therefore, since this level conversion circuit has a function as a logic circuit based on the control signal φ in addition to the level conversion operation, the logic circuit for outputting the above logic is omitted and the circuit area is reduced. It can be reduced.

【0017】[0017]

【発明の効果】以上詳述したように、この発明はレベル
変換機能と論理回路の機能とを併せもって回路面積の縮
小を図り得る半導体装置を提供することができる優れた
効果を発揮する。
As described above in detail, the present invention exerts an excellent effect that it is possible to provide a semiconductor device having a level converting function and a function of a logic circuit, which can reduce the circuit area.

【図面の簡単な説明】[Brief description of drawings]

【図1】本発明の原理説明図である。FIG. 1 is a diagram illustrating the principle of the present invention.

【図2】本発明の一実施例を示す回路図である。FIG. 2 is a circuit diagram showing an embodiment of the present invention.

【図3】一実施例の動作を示す波形図である。FIG. 3 is a waveform diagram showing the operation of one embodiment.

【図4】従来例を示す回路図である。FIG. 4 is a circuit diagram showing a conventional example.

【図5】従来例の動作を示す波形図である。FIG. 5 is a waveform diagram showing an operation of a conventional example.

【符号の説明】[Explanation of symbols]

1 第一のインバータ回路 2 第二のインバータ回路 Vcc 第一の高電位側電源 VDD 第二の高電位側電源 Vss 低電位側電源 IN 入力信号 OUT 出力信号 φ 制御信号 Tr1 NチャネルMOSトランジスタ Tr1 PチャネルMOSトランジスタ 1 First Inverter Circuit 2 Second Inverter Circuit Vcc First High-potential-side power supply VDD Second High-potential-side power supply Vss Low-potential-side power supply IN Input signal OUT Output signal φ Control signal Tr1 N-channel MOS transistor Tr1 P-channel MOS transistor

Claims (1)

【特許請求の範囲】[Claims] 【請求項1】 第一の高電位側電源(Vcc)と低電位側
電源(Vss)で動作するとともに入力信号(IN)が入
力される第一のインバータ回路(1)と、前記第一の高
電位側電源(Vcc)より高い第二の高電位側電源(VD
D)と前記低電位側電源(Vss)で動作するとともに出
力信号(OUT)を出力する第二のインバータ回路
(2)とをNチャネルMOSトランジスタ(Tr1)を介
して接続し、前記トランジスタ(Tr1)のゲートには前
記第二の高電位側電源電圧(VDD)と低電位側電源電圧
(Vss)との間で変化する二値制御信号(φ)を入力
し、前記第二のインバータ回路(2)の入力端子はPチ
ャネルMOSトランジスタ(Tr2)を介して前記第二の
高電位側電源(VDD)に接続し、前記PチャネルMOS
トランジスタ(Tr2)のゲートは前記第二のインバータ
回路(2)の出力端子に接続したことを特徴とする半導
体装置。
1. A first inverter circuit (1) which operates with a first high potential side power source (Vcc) and a low potential side power source (Vss) and receives an input signal (IN), and the first inverter circuit (1). The second high potential side power supply (VD) higher than the high potential side power supply (Vcc)
D) is connected to the second inverter circuit (2) which operates on the low potential side power source (Vss) and outputs an output signal (OUT) via an N-channel MOS transistor (Tr1), and the transistor (Tr1) ) Is inputted with a binary control signal (φ) which changes between the second high potential side power source voltage (VDD) and the low potential side power source voltage (Vss), and the second inverter circuit ( The input terminal of 2) is connected to the second high-potential-side power source (VDD) through a P-channel MOS transistor (Tr2), and the P-channel MOS transistor is connected.
The semiconductor device, wherein the gate of the transistor (Tr2) is connected to the output terminal of the second inverter circuit (2).
JP3278006A 1991-10-24 1991-10-24 Semiconductor device Withdrawn JPH05122052A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP3278006A JPH05122052A (en) 1991-10-24 1991-10-24 Semiconductor device

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP3278006A JPH05122052A (en) 1991-10-24 1991-10-24 Semiconductor device

Publications (1)

Publication Number Publication Date
JPH05122052A true JPH05122052A (en) 1993-05-18

Family

ID=17591322

Family Applications (1)

Application Number Title Priority Date Filing Date
JP3278006A Withdrawn JPH05122052A (en) 1991-10-24 1991-10-24 Semiconductor device

Country Status (1)

Country Link
JP (1) JPH05122052A (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5629644A (en) * 1995-07-28 1997-05-13 Micron Quantum Devices, Inc. Adjustable timer circuit
US5793775A (en) * 1996-01-26 1998-08-11 Micron Quantum Devices, Inc. Low voltage test mode operation enable scheme with hardware safeguard

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5629644A (en) * 1995-07-28 1997-05-13 Micron Quantum Devices, Inc. Adjustable timer circuit
US6020775A (en) * 1995-07-28 2000-02-01 Micron Technology, Inc. Adjustable timer circuit
US5793775A (en) * 1996-01-26 1998-08-11 Micron Quantum Devices, Inc. Low voltage test mode operation enable scheme with hardware safeguard
US6028798A (en) * 1996-01-26 2000-02-22 Micron Technology, Inc. Low voltage test mode operation enable scheme with hardware safeguard

Similar Documents

Publication Publication Date Title
JP3562725B2 (en) Output buffer circuit and input / output buffer circuit
JP2993462B2 (en) Output buffer circuit
JPH10336007A (en) Level converter, output circuit, and input-output circuit
US6819159B1 (en) Level shifter circuit
US6337583B1 (en) Random logic circuit
KR100226486B1 (en) Semiconductor circuit for high power voltage
US7218145B2 (en) Level conversion circuit
US5416368A (en) Level conversion output circuit with reduced power consumption
JP2002152033A (en) Semiconductor integrated circuit
EP1360765B1 (en) Buffers with reduced voltage input/output signals
JPH05122052A (en) Semiconductor device
JP3070680B2 (en) Signal level conversion circuit
JPH11330942A (en) Output buffer circuit
JP2944373B2 (en) Semiconductor integrated circuit
US20030222701A1 (en) Level shifter having plurality of outputs
JPH05122049A (en) Output buffer circuit
JP2001044819A (en) High-voltage output inverter
JPH09139663A (en) Output circuit
JPH05284024A (en) Semiconductor integrated circuit
JPH10135818A (en) Input circuit
JP2898156B2 (en) Semiconductor integrated circuit
JP2001024501A (en) Level shift circuit and semiconductor integrated circuit
JPH07114361A (en) Ternary output circuit
JP2002246893A (en) Level down converter
JP2933466B2 (en) Input circuit

Legal Events

Date Code Title Description
A300 Withdrawal of application because of no request for examination

Free format text: JAPANESE INTERMEDIATE CODE: A300

Effective date: 19990107