JPH0236215U - - Google Patents
Info
- Publication number
- JPH0236215U JPH0236215U JP11495588U JP11495588U JPH0236215U JP H0236215 U JPH0236215 U JP H0236215U JP 11495588 U JP11495588 U JP 11495588U JP 11495588 U JP11495588 U JP 11495588U JP H0236215 U JPH0236215 U JP H0236215U
- Authority
- JP
- Japan
- Prior art keywords
- controlled oscillator
- voltage controlled
- modulation
- gain
- signal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 230000035945 sensitivity Effects 0.000 claims description 2
- 230000010355 oscillation Effects 0.000 claims 1
- 238000010586 diagram Methods 0.000 description 4
Landscapes
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP11495588U JPH0236215U (enExample) | 1988-09-02 | 1988-09-02 |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP11495588U JPH0236215U (enExample) | 1988-09-02 | 1988-09-02 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| JPH0236215U true JPH0236215U (enExample) | 1990-03-08 |
Family
ID=31356172
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP11495588U Pending JPH0236215U (enExample) | 1988-09-02 | 1988-09-02 |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPH0236215U (enExample) |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2007507985A (ja) * | 2003-10-03 | 2007-03-29 | アナログ デバイスズ インコーポレイテッド | フェーズロックループ帯域幅校正回路及びその方法 |
| JP2016105606A (ja) * | 2002-08-28 | 2016-06-09 | クゥアルコム・インコーポレイテッドQualcomm Incorporated | フェーズロックドループの方法及び装置 |
-
1988
- 1988-09-02 JP JP11495588U patent/JPH0236215U/ja active Pending
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2016105606A (ja) * | 2002-08-28 | 2016-06-09 | クゥアルコム・インコーポレイテッドQualcomm Incorporated | フェーズロックドループの方法及び装置 |
| JP2007507985A (ja) * | 2003-10-03 | 2007-03-29 | アナログ デバイスズ インコーポレイテッド | フェーズロックループ帯域幅校正回路及びその方法 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| CA2049346A1 (en) | Fast-switching frequency synthesizer | |
| JPH0236215U (enExample) | ||
| JPH01142228U (enExample) | ||
| JPH0246417U (enExample) | ||
| JPH01236820A (ja) | 印加信号の周波数および位相に信号周波数と位相を迅速かつ低ノイズで合わせるためのサーボ装置 | |
| JPS6416741U (enExample) | ||
| JPS6238325Y2 (enExample) | ||
| JPS61156310U (enExample) | ||
| JPH0339962Y2 (enExample) | ||
| JPH01142227U (enExample) | ||
| JPH01143420A (ja) | 周波数シンセサイザ | |
| JPH0210637U (enExample) | ||
| JPH01160733U (enExample) | ||
| JPS61131144U (enExample) | ||
| JPH021930U (enExample) | ||
| JPH01124724U (enExample) | ||
| JPS6364106U (enExample) | ||
| JPH0181037U (enExample) | ||
| JPH0425330U (enExample) | ||
| JPS643328U (enExample) | ||
| JPH03113537U (enExample) | ||
| JPS63181031U (enExample) | ||
| JPH0434027U (enExample) | ||
| JPH01177616U (enExample) | ||
| JPS62193313U (enExample) |