JPH02146441U - - Google Patents

Info

Publication number
JPH02146441U
JPH02146441U JP5675389U JP5675389U JPH02146441U JP H02146441 U JPH02146441 U JP H02146441U JP 5675389 U JP5675389 U JP 5675389U JP 5675389 U JP5675389 U JP 5675389U JP H02146441 U JPH02146441 U JP H02146441U
Authority
JP
Japan
Prior art keywords
group
electrodes
same
inputs
outputs
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP5675389U
Other languages
English (en)
Japanese (ja)
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed filed Critical
Priority to JP5675389U priority Critical patent/JPH02146441U/ja
Publication of JPH02146441U publication Critical patent/JPH02146441U/ja
Pending legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L24/06Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0555Shape
    • H01L2224/05552Shape in top view
    • H01L2224/05554Shape in top view being square
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/06Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
    • H01L2224/061Disposition
    • H01L2224/0612Layout
    • H01L2224/0613Square or rectangular array
    • H01L2224/06133Square or rectangular array with a staggered arrangement, e.g. depopulated array
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/06Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
    • H01L2224/061Disposition
    • H01L2224/0612Layout
    • H01L2224/0615Mirror array, i.e. array having only a reflection symmetry, i.e. bilateral symmetry
    • H01L2224/06153Mirror array, i.e. array having only a reflection symmetry, i.e. bilateral symmetry with a staggered arrangement, e.g. depopulated array

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Tests Of Electronic Circuits (AREA)
  • Testing Or Measuring Of Semiconductors Or The Like (AREA)
  • Semiconductor Integrated Circuits (AREA)
  • Wire Bonding (AREA)
JP5675389U 1989-05-17 1989-05-17 Pending JPH02146441U (de)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP5675389U JPH02146441U (de) 1989-05-17 1989-05-17

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP5675389U JPH02146441U (de) 1989-05-17 1989-05-17

Publications (1)

Publication Number Publication Date
JPH02146441U true JPH02146441U (de) 1990-12-12

Family

ID=31580860

Family Applications (1)

Application Number Title Priority Date Filing Date
JP5675389U Pending JPH02146441U (de) 1989-05-17 1989-05-17

Country Status (1)

Country Link
JP (1) JPH02146441U (de)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2010153877A (ja) * 2010-01-08 2010-07-08 Fujitsu Semiconductor Ltd 半導体チップ

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2010153877A (ja) * 2010-01-08 2010-07-08 Fujitsu Semiconductor Ltd 半導体チップ

Similar Documents

Publication Publication Date Title
JPH02146441U (de)
JPH02146442U (de)
JPH044754U (de)
JPH028037U (de)
JPH0189757U (de)
JPH0474432U (de)
JPH0481067U (de)
JPH02129730U (de)
JPH0321852U (de)
JPH024259U (de)
JPS6355175U (de)
JPS6357745U (de)
JPS64331U (de)
JPS61164039U (de)
JPS6411540U (de)
JPS6249239U (de)
JPH02137044U (de)
JPS6387841U (de)
JPS6398633U (de)
JPS6221550U (de)
JPS61207031U (de)
JPS6151754U (de)
JPS6280345U (de)
JPS62184768U (de)
JPS6442480U (de)