JP6113839B2 - リングバッファに基づいたデータの適応オフセット同期(adaptiveoffsetsynchronization) - Google Patents
リングバッファに基づいたデータの適応オフセット同期(adaptiveoffsetsynchronization) Download PDFInfo
- Publication number
- JP6113839B2 JP6113839B2 JP2015516406A JP2015516406A JP6113839B2 JP 6113839 B2 JP6113839 B2 JP 6113839B2 JP 2015516406 A JP2015516406 A JP 2015516406A JP 2015516406 A JP2015516406 A JP 2015516406A JP 6113839 B2 JP6113839 B2 JP 6113839B2
- Authority
- JP
- Japan
- Prior art keywords
- circuit
- buffer
- read
- data
- write
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Images
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/0016—Arrangements for synchronising receiver with transmitter correction of synchronization errors
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/38—Information transfer, e.g. on bus
- G06F13/382—Information transfer, e.g. on bus using universal interface adapter
- G06F13/385—Information transfer, e.g. on bus using universal interface adapter for adaptation of a particular data processing system to different peripheral devices
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L25/00—Baseband systems
- H04L25/38—Synchronous or start-stop systems, e.g. for Baudot code
- H04L25/40—Transmitting circuits; Receiving circuits
- H04L25/49—Transmitting circuits; Receiving circuits using code conversion at the transmitter; using predistortion; using insertion of idle bits for obtaining a desired frequency spectrum; using three or more amplitude levels ; Baseband coding techniques specific to data transmission systems
- H04L25/4917—Transmitting circuits; Receiving circuits using code conversion at the transmitter; using predistortion; using insertion of idle bits for obtaining a desired frequency spectrum; using three or more amplitude levels ; Baseband coding techniques specific to data transmission systems using multilevel codes
- H04L25/4927—Transmitting circuits; Receiving circuits using code conversion at the transmitter; using predistortion; using insertion of idle bits for obtaining a desired frequency spectrum; using three or more amplitude levels ; Baseband coding techniques specific to data transmission systems using multilevel codes using levels matched to the quantisation levels of the channel
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Spectroscopy & Molecular Physics (AREA)
- Information Transfer Systems (AREA)
- Synchronisation In Digital Transmission Systems (AREA)
- Communication Control (AREA)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| PCT/CN2012/077071 WO2013189009A1 (en) | 2012-06-18 | 2012-06-18 | Adaptive offset synchronization of data based on ring buffers |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2017007268A Division JP2017130930A (ja) | 2017-01-19 | 2017-01-19 | リングバッファに基づいたデータの適応オフセット同期(adaptive offset synchronization) |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JP2015528223A JP2015528223A (ja) | 2015-09-24 |
| JP6113839B2 true JP6113839B2 (ja) | 2017-04-12 |
Family
ID=49768000
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2015516406A Active JP6113839B2 (ja) | 2012-06-18 | 2012-06-18 | リングバッファに基づいたデータの適応オフセット同期(adaptiveoffsetsynchronization) |
Country Status (6)
| Country | Link |
|---|---|
| US (1) | US9621331B2 (enExample) |
| EP (1) | EP2862090B1 (enExample) |
| JP (1) | JP6113839B2 (enExample) |
| CN (1) | CN104380273B (enExample) |
| IN (1) | IN2014MN02369A (enExample) |
| WO (1) | WO2013189009A1 (enExample) |
Families Citing this family (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPWO2016158063A1 (ja) | 2015-03-30 | 2018-01-25 | ソニーセミコンダクタソリューションズ株式会社 | 非同期インタフェース |
| CN107272822A (zh) * | 2017-06-16 | 2017-10-20 | 郑州云海信息技术有限公司 | 一种系统时钟监控方法及装置 |
| CN107423148A (zh) * | 2017-07-26 | 2017-12-01 | 广州路派电子科技有限公司 | 一种适用于多任务调度环境下的双缓冲协议数据分析系统 |
| CN107797956B (zh) | 2017-11-14 | 2019-04-23 | 深圳锐越微技术有限公司 | 双沿触发环形缓冲器及通信系统 |
| US11816110B2 (en) | 2021-06-22 | 2023-11-14 | International Business Machines Corporation | Processing large query results in a database accelerator environment |
| KR20250030701A (ko) * | 2023-08-25 | 2025-03-05 | 에스케이하이닉스 주식회사 | 스트링 필터 장치 및 그 동작 방법 |
Family Cites Families (21)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS61191134A (ja) * | 1985-02-19 | 1986-08-25 | Mitsubishi Electric Corp | プレジオクロナス整合装置 |
| JPH0458646A (ja) * | 1990-06-28 | 1992-02-25 | Toshiba Corp | バッファ管理方式 |
| CN1095584C (zh) * | 1995-10-13 | 2002-12-04 | 盛群半导体股份有限公司 | 存储器存取之接口电路及存储器存取的方法 |
| SE509186C2 (sv) | 1996-06-25 | 1998-12-14 | Ericsson Telefon Ab L M | Anordning och metod vid behandling av redundanssignaler och ett telekommunikationssystem omfattande densamma |
| US6977897B1 (en) | 2000-05-08 | 2005-12-20 | Crossroads Systems, Inc. | System and method for jitter compensation in data transfers |
| CN1213577C (zh) * | 2001-03-22 | 2005-08-03 | 中兴通讯股份有限公司 | 一种在成帧器中实现高速率数据复接的方法 |
| JP3879547B2 (ja) * | 2002-03-18 | 2007-02-14 | 三菱電機株式会社 | データ同期化装置 |
| US6799227B2 (en) * | 2003-01-06 | 2004-09-28 | Lsi Logic Corporation | Dynamic configuration of a time division multiplexing port and associated direct memory access controller |
| US7729790B1 (en) * | 2003-03-21 | 2010-06-01 | D2Audio Corporation | Phase alignment of audio output data in a multi-channel configuration |
| US7242736B2 (en) | 2003-05-15 | 2007-07-10 | Sun Microsystems, Inc. | Data transfer |
| US7234007B2 (en) * | 2003-09-15 | 2007-06-19 | Broadcom Corporation | Adjustable elasticity FIFO buffer have a number of storage cells equal to a frequency offset times a number of data units in a data stream |
| US7734674B2 (en) * | 2005-08-08 | 2010-06-08 | Freescale Semiconductor, Inc. | Fast fourier transform (FFT) architecture in a multi-mode wireless processing system |
| US7457913B2 (en) * | 2006-03-22 | 2008-11-25 | Infineon Technologies Ag | Finding a data pattern in a memory |
| US7657668B2 (en) * | 2006-08-16 | 2010-02-02 | Qnx Software Systems (Wavemakers), Inc. | Clock synchronization of data streams |
| CN101212490A (zh) | 2006-12-30 | 2008-07-02 | 财团法人工业技术研究院 | 储存装置控制器 |
| CN101296217B (zh) | 2007-04-24 | 2011-07-06 | 中芯国际集成电路制造(上海)有限公司 | 弹性缓冲装置 |
| JP2010160653A (ja) * | 2009-01-07 | 2010-07-22 | Renesas Electronics Corp | リングバッファ回路及びその制御回路 |
| EP2309396A3 (en) * | 2009-06-21 | 2011-12-21 | Ablaze Wireless, Inc. | Hardware assisted inter-processor communication |
| US8634023B2 (en) | 2009-07-21 | 2014-01-21 | Qualcomm Incorporated | System for video frame synchronization using sub-frame memories |
| JP5234845B2 (ja) * | 2010-10-21 | 2013-07-10 | Necアクセステクニカ株式会社 | パケット送受信装置、方法及びプログラム |
| JP5681449B2 (ja) * | 2010-11-02 | 2015-03-11 | ルネサスエレクトロニクス株式会社 | 情報処理装置及び携帯端末 |
-
2012
- 2012-06-18 EP EP12879587.9A patent/EP2862090B1/en not_active Not-in-force
- 2012-06-18 IN IN2369MUN2014 patent/IN2014MN02369A/en unknown
- 2012-06-18 CN CN201280074005.8A patent/CN104380273B/zh not_active Expired - Fee Related
- 2012-06-18 US US14/399,932 patent/US9621331B2/en not_active Expired - Fee Related
- 2012-06-18 JP JP2015516406A patent/JP6113839B2/ja active Active
- 2012-06-18 WO PCT/CN2012/077071 patent/WO2013189009A1/en not_active Ceased
Also Published As
| Publication number | Publication date |
|---|---|
| JP2015528223A (ja) | 2015-09-24 |
| CN104380273B (zh) | 2017-10-24 |
| WO2013189009A1 (en) | 2013-12-27 |
| EP2862090A4 (en) | 2015-12-30 |
| EP2862090A1 (en) | 2015-04-22 |
| CN104380273A (zh) | 2015-02-25 |
| EP2862090B1 (en) | 2017-11-08 |
| IN2014MN02369A (enExample) | 2015-08-14 |
| US9621331B2 (en) | 2017-04-11 |
| US20150124841A1 (en) | 2015-05-07 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP6113839B2 (ja) | リングバッファに基づいたデータの適応オフセット同期(adaptiveoffsetsynchronization) | |
| US8589720B2 (en) | Synchronizing timing mismatch by data insertion | |
| EP0762655B1 (en) | Host signal processing communication system that compensates for missed execution by signal maintenance procedures | |
| US8565811B2 (en) | Software-defined radio using multi-core processor | |
| US9753884B2 (en) | Radio-control board for software-defined radio platform | |
| US8627189B2 (en) | High performance digital signal processing in software radios | |
| JP3798292B2 (ja) | データ同期化回路及び通信インターフェース回路 | |
| CN100508458C (zh) | 基于广电网络的以太网数据传输方法及phy芯片 | |
| US9794877B2 (en) | Transmitting device, receiving device, communication device, programs, transmission method, and receiving method for wireless communication of continuous data in the form of packets | |
| JPH05122106A (ja) | 半導体集積回路装置 | |
| US10536260B2 (en) | Baseband integrated circuit for performing digital communication with radio frequency integrated circuit and device including the same | |
| JP2017130930A (ja) | リングバッファに基づいたデータの適応オフセット同期(adaptive offset synchronization) | |
| US7480282B2 (en) | Methods and apparatus for controlling ethernet packet transfers between clock domains | |
| CN101578770A (zh) | 定时同步的无线通信设备、集成电路和方法 | |
| KR100907805B1 (ko) | 에이엑스아이 매트릭스 시스템과 에이에이치비 마스터시스템간의 데이터 전송을 위한 랩퍼 장치 및 제어 방법 | |
| CN101331695B (zh) | 经物理层将数据从介质访问控制装置发送至天线的方法和系统 | |
| JP2003304301A (ja) | 回線終端装置およびその回線側フロー制御方法および端末側フロー制御方法 | |
| JP2005210212A (ja) | データ転送回路 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20150519 |
|
| A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20160203 |
|
| A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20160209 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20160509 |
|
| A02 | Decision of refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A02 Effective date: 20160927 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20170119 |
|
| A911 | Transfer to examiner for re-examination before appeal (zenchi) |
Free format text: JAPANESE INTERMEDIATE CODE: A911 Effective date: 20170127 |
|
| TRDD | Decision of grant or rejection written | ||
| A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20170214 |
|
| A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20170315 |
|
| R150 | Certificate of patent or registration of utility model |
Ref document number: 6113839 Country of ref document: JP Free format text: JAPANESE INTERMEDIATE CODE: R150 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |