JP4292197B2 - Simdアーキテクチャ内でスレッドグループを処理するための方法 - Google Patents
Simdアーキテクチャ内でスレッドグループを処理するための方法 Download PDFInfo
- Publication number
- JP4292197B2 JP4292197B2 JP2006327322A JP2006327322A JP4292197B2 JP 4292197 B2 JP4292197 B2 JP 4292197B2 JP 2006327322 A JP2006327322 A JP 2006327322A JP 2006327322 A JP2006327322 A JP 2006327322A JP 4292197 B2 JP4292197 B2 JP 4292197B2
- Authority
- JP
- Japan
- Prior art keywords
- instruction
- execution pipeline
- instructions
- execution
- clock
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
- 238000000034 method Methods 0.000 title claims description 14
- 238000004590 computer program Methods 0.000 claims 1
- 238000010586 diagram Methods 0.000 description 8
- 230000006870 function Effects 0.000 description 4
- 230000008901 benefit Effects 0.000 description 2
Images
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/38—Concurrent instruction execution, e.g. pipeline, look ahead
- G06F9/3885—Concurrent instruction execution, e.g. pipeline, look ahead using a plurality of independent parallel functional units
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/38—Concurrent instruction execution, e.g. pipeline, look ahead
- G06F9/3836—Instruction issuing, e.g. dynamic instruction scheduling or out of order instruction execution
- G06F9/3838—Dependency mechanisms, e.g. register scoreboarding
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/38—Concurrent instruction execution, e.g. pipeline, look ahead
- G06F9/3836—Instruction issuing, e.g. dynamic instruction scheduling or out of order instruction execution
- G06F9/3851—Instruction issuing, e.g. dynamic instruction scheduling or out of order instruction execution from multiple instruction streams, e.g. multistreaming
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/38—Concurrent instruction execution, e.g. pipeline, look ahead
- G06F9/3867—Concurrent instruction execution, e.g. pipeline, look ahead using instruction pipelines
- G06F9/3869—Implementation aspects, e.g. pipeline latches; pipeline synchronisation and clocking
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/38—Concurrent instruction execution, e.g. pipeline, look ahead
- G06F9/3885—Concurrent instruction execution, e.g. pipeline, look ahead using a plurality of independent parallel functional units
- G06F9/3887—Concurrent instruction execution, e.g. pipeline, look ahead using a plurality of independent parallel functional units controlled by a single instruction for multiple data lanes [SIMD]
Description
110 中央演算処理装置(CPU)
112 システムメモリ
120 グラフィックス処理装置(GPU)
122 インターフェースユニット
124 SIMDプロセッサ
126 メモリ制御装置
130 ローカルグラフィックスメモリ
200 SIMDプロセッサ
210 命令処理セクション
212 命令ディスパッチユニット
214 レジスタファイル
216、218 オペランド収集ユニット
220 データ処理セクション
222 第1の実行パイプライン
224 第2の実行パイプライン
226、228 累算器
310 命令バッファ
312 フェッチ
314 命令キャッシュ
316 デコード
320 発行論理
322 スコアボード
Claims (7)
- 複数の実行パイプラインを介して複数のコンピュータプログラム命令を処理する方法であって、
複数のスレッドの1つのグループに関して1つの命令を発行するステップと、
第1のクロック速度で、前記命令に関連する複数組のオペランドを収集するステップと、
第2のクロック速度で、前記実行パイプラインのうち1つに、前記収集されたオペランドを供給するステップと
を含み、
各前記実行パイプラインは同じ数の複数のデータ経路を提供しており、
各前記実行パイプラインにおいて、前記複数のデータ経路は並列配置されており、
前記グループ内の複数のスレッドの数は、前記複数の実行パイプライン内で提供される前記データ経路の総数を前記第1のクロック速度に対する前記第2のクロック速度の比率で乗算した数である
方法。 - 命令のストリームが前記第1のクロック速度で連続して発行され、前記命令の各々に関して、前記第1のクロック速度で複数組のオペランドが収集される、請求項1に記載の方法。
- 前記命令を少なくとも2つのタイプのうち1つに分類するステップをさらに含み、第1タイプの命令に関連するオペランドは前記第1の実行パイプラインに供給され、第2タイプの命令に関連するオペランドは前記第2の実行パイプラインに供給される、請求項2に記載の方法。
- 第3タイプの命令は前記第1の実行パイプラインおよび前記第2の実行パイプラインのうち1つに供給される、請求項3に記載の方法。
- 前記第2のクロック速度は少なくとも前記第1のクロック速度の2倍である、請求項1に記載の方法。
- 前記命令は前記スレッドグループに関して実行されることになる一続きの命令中の1つの命令を含み、前記複数組のオペランドの各々は前記グループ内の前記スレッドのうち1つに対応する、請求項1に記載の方法。
- 前記発行するステップは、複数の命令を含む命令バッファから1つの命令を選択するステップを含む、請求項6に記載の方法。
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/292,614 US7836276B2 (en) | 2005-12-02 | 2005-12-02 | System and method for processing thread groups in a SIMD architecture |
Publications (2)
Publication Number | Publication Date |
---|---|
JP2007157154A JP2007157154A (ja) | 2007-06-21 |
JP4292197B2 true JP4292197B2 (ja) | 2009-07-08 |
Family
ID=38120161
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP2006327322A Active JP4292197B2 (ja) | 2005-12-02 | 2006-12-04 | Simdアーキテクチャ内でスレッドグループを処理するための方法 |
Country Status (4)
Country | Link |
---|---|
US (1) | US7836276B2 (ja) |
JP (1) | JP4292197B2 (ja) |
CN (1) | CN100538628C (ja) |
TW (1) | TWI331300B (ja) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9292284B2 (en) | 2012-07-10 | 2016-03-22 | Renesas Electronics Corporation | Parallel arithmetic device, data processing system with parallel arithmetic device, and data processing program |
Families Citing this family (24)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7925860B1 (en) * | 2006-05-11 | 2011-04-12 | Nvidia Corporation | Maximized memory throughput using cooperative thread arrays |
US7484076B1 (en) * | 2006-09-18 | 2009-01-27 | Nvidia Corporation | Executing an SIMD instruction requiring P operations on an execution unit that performs Q operations at a time (Q<P) |
JP4973355B2 (ja) * | 2007-07-18 | 2012-07-11 | トヨタ自動車株式会社 | 内燃機関の排気浄化システム |
US8578387B1 (en) * | 2007-07-31 | 2013-11-05 | Nvidia Corporation | Dynamic load balancing of instructions for execution by heterogeneous processing engines |
US9552206B2 (en) * | 2010-11-18 | 2017-01-24 | Texas Instruments Incorporated | Integrated circuit with control node circuitry and processing circuitry |
US9830156B2 (en) * | 2011-08-12 | 2017-11-28 | Nvidia Corporation | Temporal SIMT execution optimization through elimination of redundant operations |
US10318291B2 (en) | 2011-11-30 | 2019-06-11 | Intel Corporation | Providing vector horizontal compare functionality within a vector register |
CN105955704B (zh) * | 2011-11-30 | 2018-12-04 | 英特尔公司 | 用于提供向量横向比较功能的指令和逻辑 |
CN104081340B (zh) * | 2011-12-23 | 2020-11-10 | 英特尔公司 | 用于数据类型的下转换的装置和方法 |
KR101319287B1 (ko) | 2013-03-08 | 2013-10-17 | 주식회사 에이디칩스 | 파이프라인 구조를 갖는 프로세서 |
US9183611B2 (en) * | 2013-07-03 | 2015-11-10 | Apple Inc. | Apparatus implementing instructions that impose pipeline interdependencies |
US9772867B2 (en) * | 2014-03-27 | 2017-09-26 | International Business Machines Corporation | Control area for managing multiple threads in a computer |
JP5630798B1 (ja) * | 2014-04-11 | 2014-11-26 | 株式会社Murakumo | プロセッサーおよび方法 |
KR102332523B1 (ko) | 2014-12-24 | 2021-11-29 | 삼성전자주식회사 | 연산 처리 장치 및 방법 |
US9727944B2 (en) * | 2015-06-22 | 2017-08-08 | Apple Inc. | GPU instruction storage |
GB2540937B (en) * | 2015-07-30 | 2019-04-03 | Advanced Risc Mach Ltd | Graphics processing systems |
US9921838B2 (en) * | 2015-10-02 | 2018-03-20 | Mediatek Inc. | System and method for managing static divergence in a SIMD computing architecture |
US10410097B2 (en) * | 2016-06-06 | 2019-09-10 | Mutualink, Inc. | System and method for distributed intelligent pattern recognition |
US11016932B2 (en) | 2017-09-21 | 2021-05-25 | Alibaba Group Holding Limited | Systems, methods, and apparatuses for simplifying filesystem operations utilizing a key-value storage system |
MX2020013851A (es) * | 2018-06-19 | 2021-03-25 | Sicpa Holding Sa | Proteccion antifalsificacion de archivos digitales. |
US11360778B2 (en) * | 2019-12-11 | 2022-06-14 | Oracle International Corporation | Dynamic insights extraction and trend prediction |
US20210182073A1 (en) * | 2019-12-13 | 2021-06-17 | Yale University | Modular, extensible computer processing architecture |
US20230069890A1 (en) * | 2021-09-03 | 2023-03-09 | Advanced Micro Devices, Inc. | Processing device and method of sharing storage between cache memory, local data storage and register files |
US20230086989A1 (en) * | 2021-09-17 | 2023-03-23 | Nvidia Corporation | Parallel processing of thread groups |
Family Cites Families (48)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5421028A (en) | 1991-03-15 | 1995-05-30 | Hewlett-Packard Company | Processing commands and data in a common pipeline path in a high-speed computer graphics system |
US5579473A (en) | 1994-07-18 | 1996-11-26 | Sun Microsystems, Inc. | Interface controller for frame buffer random access memory devices |
US5815166A (en) | 1995-03-24 | 1998-09-29 | 3Dlabs Inc., Ltd. | Graphics subsystem with slaveable rasterizer |
US6178481B1 (en) | 1995-12-18 | 2001-01-23 | Texas Instruments Incorporated | Microprocessor circuits and systems with life spanned storage circuit for storing non-cacheable data |
US5999727A (en) * | 1997-06-25 | 1999-12-07 | Sun Microsystems, Inc. | Method for restraining over-eager load boosting using a dependency color indicator stored in cache with both the load and store instructions |
US5838988A (en) * | 1997-06-25 | 1998-11-17 | Sun Microsystems, Inc. | Computer product for precise architectural update in an out-of-order processor |
US5958047A (en) * | 1997-06-25 | 1999-09-28 | Sun Microsystems, Inc. | Method for precise architectural update in an out-of-order processor |
US5860018A (en) * | 1997-06-25 | 1999-01-12 | Sun Microsystems, Inc. | Method for tracking pipeline resources in a superscalar processor |
US5890008A (en) * | 1997-06-25 | 1999-03-30 | Sun Microsystems, Inc. | Method for dynamically reconfiguring a processor |
US5978864A (en) * | 1997-06-25 | 1999-11-02 | Sun Microsystems, Inc. | Method for thermal overload detection and prevention for an intergrated circuit processor |
US5948106A (en) * | 1997-06-25 | 1999-09-07 | Sun Microsystems, Inc. | System for thermal overload detection and prevention for an integrated circuit processor |
US6658447B2 (en) * | 1997-07-08 | 2003-12-02 | Intel Corporation | Priority based simultaneous multi-threading |
GB9716251D0 (en) | 1997-08-01 | 1997-10-08 | Philips Electronics Nv | Attribute interpolation in 3d graphics |
US5996060A (en) | 1997-09-25 | 1999-11-30 | Technion Research And Development Foundation Ltd. | System and method for concurrent processing |
US6771264B1 (en) | 1998-08-20 | 2004-08-03 | Apple Computer, Inc. | Method and apparatus for performing tangent space lighting and bump mapping in a deferred shading graphics processor |
AU5688199A (en) | 1998-08-20 | 2000-03-14 | Raycer, Inc. | System, apparatus and method for spatially sorting image data in a three-dimensional graphics pipeline |
US6704925B1 (en) | 1998-09-10 | 2004-03-09 | Vmware, Inc. | Dynamic binary translator with a system and method for updating and maintaining coherency of a translation cache |
US6266733B1 (en) | 1998-11-12 | 2001-07-24 | Terarecon, Inc | Two-level mini-block storage system for volume data sets |
US6279100B1 (en) * | 1998-12-03 | 2001-08-21 | Sun Microsystems, Inc. | Local stall control method and structure in a microprocessor |
US6222550B1 (en) | 1998-12-17 | 2001-04-24 | Neomagic Corp. | Multiple triangle pixel-pipelines with span-range pixel interlock for processing separate non-overlapping triangles for superscalar 3D graphics engine |
US6418513B1 (en) | 1999-06-25 | 2002-07-09 | International Business Machines Corporation | Queue-less and state-less layered local data cache mechanism |
US6463507B1 (en) | 1999-06-25 | 2002-10-08 | International Business Machines Corporation | Layered local cache with lower level cache updating upper and lower level cache directories |
US6405285B1 (en) | 1999-06-25 | 2002-06-11 | International Business Machines Corporation | Layered local cache mechanism with split register load bus and cache load bus |
US6446166B1 (en) | 1999-06-25 | 2002-09-03 | International Business Machines Corporation | Method for upper level cache victim selection management by a lower level cache |
US6397300B1 (en) | 1999-06-25 | 2002-05-28 | International Business Machines Corporation | High performance store instruction management via imprecise local cache update mechanism |
US6434667B1 (en) | 1999-06-25 | 2002-08-13 | International Business Machines Corporation | Layered local cache with imprecise reload mechanism |
US6559852B1 (en) | 1999-07-31 | 2003-05-06 | Hewlett Packard Development Company, L.P. | Z test and conditional merger of colliding pixels during batch building |
US6279086B1 (en) | 1999-08-04 | 2001-08-21 | International Business Machines Corporation | Multiprocessor system bus with combined snoop responses implicitly updating snooper LRU position |
US6819325B2 (en) | 2000-03-07 | 2004-11-16 | Microsoft Corporation | API communications for vertex and pixel shaders |
KR100333375B1 (ko) * | 2000-06-30 | 2002-04-18 | 박종섭 | 반도체 소자의 게이트 제조방법 |
US6750869B1 (en) | 2000-10-13 | 2004-06-15 | Sony Corporation | Method and design for improved fragment processing |
JP2003035589A (ja) | 2001-07-19 | 2003-02-07 | Yokogawa Electric Corp | フロート・レベル計 |
US6947047B1 (en) * | 2001-09-20 | 2005-09-20 | Nvidia Corporation | Method and system for programmable pipelined graphics processing with branching instructions |
US20030097395A1 (en) * | 2001-11-16 | 2003-05-22 | Petersen Paul M. | Executing irregular parallel control structures |
US6816161B2 (en) | 2002-01-30 | 2004-11-09 | Sun Microsystems, Inc. | Vertex assembly buffer and primitive launch buffer |
US7185181B2 (en) * | 2002-08-05 | 2007-02-27 | Intel Corporation | Apparatus and method for maintaining a floating point data segment selector |
US7328438B2 (en) * | 2003-03-27 | 2008-02-05 | International Business Machines Corporation | Deallocation of computer data in a multithreaded computer |
US7714858B2 (en) | 2003-04-18 | 2010-05-11 | Hewlett-Packard Development Company, L.P. | Distributed rendering of interactive soft shadows |
US7015718B2 (en) * | 2003-04-21 | 2006-03-21 | International Buisness Machines Corporation | Register file apparatus and method for computing flush masks in a multi-threaded processing system |
US7139003B1 (en) | 2003-12-15 | 2006-11-21 | Nvidia Corporation | Methods of processing graphics data including reading and writing buffers |
US7103720B1 (en) | 2003-10-29 | 2006-09-05 | Nvidia Corporation | Shader cache using a coherency protocol |
US8823718B2 (en) | 2003-11-14 | 2014-09-02 | Microsoft Corporation | Systems and methods for downloading algorithmic elements to a coprocessor and corresponding techniques |
US7904905B2 (en) * | 2003-11-14 | 2011-03-08 | Stmicroelectronics, Inc. | System and method for efficiently executing single program multiple data (SPMD) programs |
US7278011B2 (en) * | 2004-04-08 | 2007-10-02 | International Business Machines Corporation | Completion table configured to track a larger number of outstanding instructions without increasing the size of the completion table |
US7552316B2 (en) | 2004-07-26 | 2009-06-23 | Via Technologies, Inc. | Method and apparatus for compressing instructions to have consecutively addressed operands and for corresponding decompression in a computer system |
US7237094B2 (en) * | 2004-10-14 | 2007-06-26 | International Business Machines Corporation | Instruction group formation and mechanism for SMT dispatch |
US7254697B2 (en) * | 2005-02-11 | 2007-08-07 | International Business Machines Corporation | Method and apparatus for dynamic modification of microprocessor instruction group at dispatch |
US7447873B1 (en) * | 2005-11-29 | 2008-11-04 | Nvidia Corporation | Multithreaded SIMD parallel processor with loading of groups of threads |
-
2005
- 2005-12-02 US US11/292,614 patent/US7836276B2/en active Active
-
2006
- 2006-12-01 TW TW095144756A patent/TWI331300B/zh active
- 2006-12-04 JP JP2006327322A patent/JP4292197B2/ja active Active
- 2006-12-04 CN CN200610161033.XA patent/CN100538628C/zh active Active
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9292284B2 (en) | 2012-07-10 | 2016-03-22 | Renesas Electronics Corporation | Parallel arithmetic device, data processing system with parallel arithmetic device, and data processing program |
Also Published As
Publication number | Publication date |
---|---|
TW200809615A (en) | 2008-02-16 |
CN1983165A (zh) | 2007-06-20 |
US20070130447A1 (en) | 2007-06-07 |
TWI331300B (en) | 2010-10-01 |
US7836276B2 (en) | 2010-11-16 |
JP2007157154A (ja) | 2007-06-21 |
CN100538628C (zh) | 2009-09-09 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP4292197B2 (ja) | Simdアーキテクチャ内でスレッドグループを処理するための方法 | |
EP3350712B1 (en) | Register read/write ordering | |
EP3314401B1 (en) | Block-based architecture with parallel execution of successive blocks | |
US11755484B2 (en) | Instruction block allocation | |
US10452399B2 (en) | Broadcast channel architectures for block-based processors | |
EP3350708B1 (en) | Dense read encoding for dataflow isa | |
US11531552B2 (en) | Executing multiple programs simultaneously on a processor core | |
US20170083319A1 (en) | Generation and use of block branch metadata | |
US20170083320A1 (en) | Predicated read instructions | |
US10198263B2 (en) | Write nullification | |
US11977891B2 (en) | Implicit program order | |
EP3350687B1 (en) | Store nullification in the target field | |
EP3746883B1 (en) | Processor having multiple execution lanes and coupling of wide memory interface via writeback circuit | |
EP3350690B1 (en) | Implicit program order | |
Soliman | Mat-core: a decoupled matrix core extension for general-purpose processors | |
McMahon et al. | Advanced Microprocessor Architectures | |
Fung | Dynamic warp formation: exploiting thread scheduling for efficient MIMD control flow on SIMD graphics hardware | |
Soliman et al. | Codevelopment of multi-level instruction set architecture and hardware for an efficient matrix processor | |
CN114626540A (zh) | 处理器和相关产品 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20080604 |
|
A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20080617 |
|
A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20080917 |
|
RD03 | Notification of appointment of power of attorney |
Free format text: JAPANESE INTERMEDIATE CODE: A7423 Effective date: 20080917 |
|
A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20081014 |
|
A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20090113 |
|
TRDD | Decision of grant or rejection written | ||
A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20090310 |
|
A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 |
|
A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20090406 |
|
R150 | Certificate of patent or registration of utility model |
Ref document number: 4292197 Country of ref document: JP Free format text: JAPANESE INTERMEDIATE CODE: R150 Free format text: JAPANESE INTERMEDIATE CODE: R150 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20120410 Year of fee payment: 3 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20120410 Year of fee payment: 3 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20130410 Year of fee payment: 4 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20130410 Year of fee payment: 4 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20140410 Year of fee payment: 5 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |