JP2573401Y2 - Icテスタ - Google Patents

Icテスタ

Info

Publication number
JP2573401Y2
JP2573401Y2 JP1989121803U JP12180389U JP2573401Y2 JP 2573401 Y2 JP2573401 Y2 JP 2573401Y2 JP 1989121803 U JP1989121803 U JP 1989121803U JP 12180389 U JP12180389 U JP 12180389U JP 2573401 Y2 JP2573401 Y2 JP 2573401Y2
Authority
JP
Japan
Prior art keywords
calibration
test
calibration data
timing
timing calibration
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
JP1989121803U
Other languages
English (en)
Japanese (ja)
Other versions
JPH0360087U (US07223432-20070529-C00017.png
Inventor
昌明 柳沢
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Advantest Corp
Original Assignee
Advantest Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Advantest Corp filed Critical Advantest Corp
Priority to JP1989121803U priority Critical patent/JP2573401Y2/ja
Publication of JPH0360087U publication Critical patent/JPH0360087U/ja
Application granted granted Critical
Publication of JP2573401Y2 publication Critical patent/JP2573401Y2/ja
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Landscapes

  • Testing Of Individual Semiconductor Devices (AREA)
  • Tests Of Electronic Circuits (AREA)
JP1989121803U 1989-10-18 1989-10-18 Icテスタ Expired - Lifetime JP2573401Y2 (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP1989121803U JP2573401Y2 (ja) 1989-10-18 1989-10-18 Icテスタ

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP1989121803U JP2573401Y2 (ja) 1989-10-18 1989-10-18 Icテスタ

Publications (2)

Publication Number Publication Date
JPH0360087U JPH0360087U (US07223432-20070529-C00017.png) 1991-06-13
JP2573401Y2 true JP2573401Y2 (ja) 1998-05-28

Family

ID=31669827

Family Applications (1)

Application Number Title Priority Date Filing Date
JP1989121803U Expired - Lifetime JP2573401Y2 (ja) 1989-10-18 1989-10-18 Icテスタ

Country Status (1)

Country Link
JP (1) JP2573401Y2 (US07223432-20070529-C00017.png)

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2007114366A (ja) * 2005-10-19 2007-05-10 Riido:Kk タクシーの屋根上表示灯

Also Published As

Publication number Publication date
JPH0360087U (US07223432-20070529-C00017.png) 1991-06-13

Similar Documents

Publication Publication Date Title
US4878209A (en) Macro performance test
EP1356468B1 (en) Method for programming memory controller in a high performance microprocessor
KR20010072036A (ko) 집적 회로의 셀프테스트를 실행하기 위한 셀프테스트장치를 포함하는 집적 회로
US6370067B1 (en) Automatic configuration of delay parameters in a dynamic memory controller
US5933381A (en) Semiconductor integrated circuit having DRAM mounted on semiconductor chip
US20040030853A1 (en) Automatic READ latency calculation without software intervention for a source-synchronous interface
US7493461B1 (en) Dynamic phase alignment for resynchronization of captured data
US20050262401A1 (en) Central processing unit and micro computer
JP2001518625A (ja) 集積回路テスタのためのフォーマットに感応したタイミング較正
US6721904B2 (en) System for testing fast integrated digital circuits, in particular semiconductor memory modules
JP2573401Y2 (ja) Icテスタ
US5682393A (en) Pattern generator for cycle delay
KR20080005294A (ko) 라이브 측정으로 측정-초기화되는 지연 고정 루프
US11977465B2 (en) Method for testing a command, an apparatus for testing a command and a readable storage medium
US5235699A (en) Timing calibrate and track control circuit
KR100286186B1 (ko) 원 칩 클럭 동기식 메모리 장치
US7836327B2 (en) Signal processing circuit for accessing a memory based on adjustable memory control clock
US5598556A (en) Conditional wait state generator circuit
US6751160B1 (en) Memory control with burst-access capability
US20240231416A9 (en) Memory system, memory access interface device and operation method thereof
US20240134410A1 (en) Memory system, memory access interface device and operation method thereof
US6948097B2 (en) Semiconductor device including function verification capability
JP3705759B2 (ja) 同期式半導体記憶装置
US7974147B2 (en) Method and apparatus for monitoring memory addresses
JPH0536752B2 (US07223432-20070529-C00017.png)

Legal Events

Date Code Title Description
R250 Receipt of annual fees

Free format text: JAPANESE INTERMEDIATE CODE: R250

EXPY Cancellation because of completion of term