JP2019516276A - 要求されたフィーチャセットを有する集積回路を構成するための方法および装置 - Google Patents

要求されたフィーチャセットを有する集積回路を構成するための方法および装置 Download PDF

Info

Publication number
JP2019516276A
JP2019516276A JP2018550426A JP2018550426A JP2019516276A JP 2019516276 A JP2019516276 A JP 2019516276A JP 2018550426 A JP2018550426 A JP 2018550426A JP 2018550426 A JP2018550426 A JP 2018550426A JP 2019516276 A JP2019516276 A JP 2019516276A
Authority
JP
Japan
Prior art keywords
integrated circuit
party
feature
station
feature vector
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP2018550426A
Other languages
English (en)
Japanese (ja)
Other versions
JP2019516276A5 (enExample
Inventor
イヴァン・マクリーン
スチュアート・モスコヴィクス
ブライアン・キャンベル
マーク・ドラギセヴィッチ
Original Assignee
クアルコム,インコーポレイテッド
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by クアルコム,インコーポレイテッド filed Critical クアルコム,インコーポレイテッド
Publication of JP2019516276A publication Critical patent/JP2019516276A/ja
Publication of JP2019516276A5 publication Critical patent/JP2019516276A5/ja
Pending legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F30/00Computer-aided design [CAD]
    • G06F30/30Circuit design
    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F21/00Security arrangements for protecting computers, components thereof, programs or data against unauthorised activity
    • G06F21/50Monitoring users, programs or devices to maintain the integrity of platforms, e.g. of processors, firmware or operating systems
    • G06F21/57Certifying or maintaining trusted computer platforms, e.g. secure boots or power-downs, version controls, system software checks, secure updates or assessing vulnerabilities
    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F21/00Security arrangements for protecting computers, components thereof, programs or data against unauthorised activity
    • G06F21/70Protecting specific internal or peripheral components, in which the protection of a component leads to protection of the entire computer
    • G06F21/71Protecting specific internal or peripheral components, in which the protection of a component leads to protection of the entire computer to assure secure computing or processing of information
    • G06F21/76Protecting specific internal or peripheral components, in which the protection of a component leads to protection of the entire computer to assure secure computing or processing of information in application-specific integrated circuits [ASIC] or field-programmable devices, e.g. field-programmable gate arrays [FPGA] or programmable logic devices [PLD]

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • Computer Security & Cryptography (AREA)
  • Software Systems (AREA)
  • General Physics & Mathematics (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Mathematical Physics (AREA)
  • Evolutionary Computation (AREA)
  • Geometry (AREA)
  • Mobile Radio Communication Systems (AREA)
  • Semiconductor Integrated Circuits (AREA)
JP2018550426A 2016-03-29 2017-03-09 要求されたフィーチャセットを有する集積回路を構成するための方法および装置 Pending JP2019516276A (ja)

Applications Claiming Priority (5)

Application Number Priority Date Filing Date Title
US201662314928P 2016-03-29 2016-03-29
US62/314,928 2016-03-29
US15/234,879 2016-08-11
US15/234,879 US10534882B2 (en) 2016-03-29 2016-08-11 Method and apparatus for configuring an integrated circuit with a requested feature set
PCT/US2017/021611 WO2017172322A1 (en) 2016-03-29 2017-03-09 Method and apparatus for configuring an integrated circuit with a requested feature set

Publications (2)

Publication Number Publication Date
JP2019516276A true JP2019516276A (ja) 2019-06-13
JP2019516276A5 JP2019516276A5 (enExample) 2020-04-02

Family

ID=59959404

Family Applications (1)

Application Number Title Priority Date Filing Date
JP2018550426A Pending JP2019516276A (ja) 2016-03-29 2017-03-09 要求されたフィーチャセットを有する集積回路を構成するための方法および装置

Country Status (7)

Country Link
US (1) US10534882B2 (enExample)
EP (1) EP3437009A1 (enExample)
JP (1) JP2019516276A (enExample)
KR (1) KR20180125974A (enExample)
CN (1) CN108780484A (enExample)
BR (1) BR112018069770A2 (enExample)
WO (1) WO2017172322A1 (enExample)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2023513295A (ja) * 2020-02-25 2023-03-30 メルセデス・ベンツ グループ アクチェンゲゼルシャフト 通信装置および通信を暗号で保護するための方法

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR102621645B1 (ko) 2019-03-12 2024-01-05 삼성전자주식회사 보안 집적 회로를 포함하는 전자 장치
US11886722B2 (en) * 2021-03-31 2024-01-30 Lenovo (Singapore) Pte. Ltd. Smart inclusion of technology at time of build

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2001189387A (ja) * 1999-10-28 2001-07-10 Advantest Corp システムオンチップの設計検証方法および装置
JP2002353083A (ja) * 2001-05-23 2002-12-06 Hitachi Ltd 半導体集積回路の製造方法
JP2012510189A (ja) * 2008-11-24 2012-04-26 サーティコム コーポレーション ハードウェアベースセキュリティのためのシステムおよび方法
JP2015531924A (ja) * 2012-08-10 2015-11-05 クリプトグラフィ リサーチ, インコーポレイテッド 集積回路のセキュア機能及び鍵管理

Family Cites Families (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0743602B1 (en) 1995-05-18 2002-08-14 Hewlett-Packard Company, A Delaware Corporation Circuit device for function usage control in an integrated circuit
JP2000215280A (ja) * 1999-01-26 2000-08-04 Hitachi Ltd 本人認証システム
JP4145118B2 (ja) * 2001-11-26 2008-09-03 松下電器産業株式会社 アプリケーション認証システム
US7587607B2 (en) 2003-12-22 2009-09-08 Intel Corporation Attesting to platform configuration
US7693596B2 (en) 2005-12-14 2010-04-06 Dell Products L.P. System and method for configuring information handling system integrated circuits
US7512028B2 (en) 2007-04-17 2009-03-31 Agere Systems Inc. Integrated circuit feature definition using one-time-programmable (OTP) memory
US8752165B2 (en) 2008-05-29 2014-06-10 Apple Inc. Provisioning secrets in an unsecured environment
DE102008044244A1 (de) * 2008-12-01 2010-06-02 Robert Bosch Gmbh Brennkraftmaschine
CN101487876B (zh) * 2009-02-23 2011-08-03 中国科学院计算技术研究所 验证向量的优化方法及装置
US20130086385A1 (en) 2011-09-30 2013-04-04 Yuri Poeluev System and Method for Providing Hardware-Based Security
US9436848B2 (en) 2013-05-30 2016-09-06 Cryptography Research, Inc. Configurator for secure feature and key manager
EP2911086A1 (en) 2014-02-19 2015-08-26 Renesas Electronics Europe GmbH Integrated circuit with parts activated based on intrinsic features
CN105279547B (zh) * 2015-11-12 2018-09-04 大唐微电子技术有限公司 一种生物识别ic卡及其控制方法

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2001189387A (ja) * 1999-10-28 2001-07-10 Advantest Corp システムオンチップの設計検証方法および装置
JP2002353083A (ja) * 2001-05-23 2002-12-06 Hitachi Ltd 半導体集積回路の製造方法
JP2012510189A (ja) * 2008-11-24 2012-04-26 サーティコム コーポレーション ハードウェアベースセキュリティのためのシステムおよび方法
JP2015531924A (ja) * 2012-08-10 2015-11-05 クリプトグラフィ リサーチ, インコーポレイテッド 集積回路のセキュア機能及び鍵管理

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2023513295A (ja) * 2020-02-25 2023-03-30 メルセデス・ベンツ グループ アクチェンゲゼルシャフト 通信装置および通信を暗号で保護するための方法
JP7410313B2 (ja) 2020-02-25 2024-01-09 メルセデス・ベンツ グループ アクチェンゲゼルシャフト 通信装置および通信を暗号で保護するための方法

Also Published As

Publication number Publication date
EP3437009A1 (en) 2019-02-06
WO2017172322A1 (en) 2017-10-05
US10534882B2 (en) 2020-01-14
BR112018069770A2 (pt) 2019-02-05
CN108780484A (zh) 2018-11-09
KR20180125974A (ko) 2018-11-26
US20170286580A1 (en) 2017-10-05

Similar Documents

Publication Publication Date Title
US11533187B2 (en) Device birth certificate
CN111030822B (zh) 用于保护固件的方法和系统,以及计算机可读介质
US10878098B2 (en) System on chip to perform a secure boot, an image forming apparatus using the same, and method thereof
JP2017511654A (ja) システムオンチップデバイスの無効なデバッグ機能を再有効化するためのリモート局および方法
JP6374490B2 (ja) ファームウェアトラステッドプラットフォームモジュールのためのエンドースメント鍵証明書をプロビジョニングするための装置および方法
US9411748B2 (en) Secure replay protected storage
TW202009778A (zh) 韌體升級方法及裝置
TWI582637B (zh) 用於驗證計算裝置的硬體元件之計算裝置和方法
US20140223198A1 (en) Secure replay protected storage
CN114491682A (zh) 虚拟订户识别模块和虚拟智能卡
US11822669B2 (en) Systems and methods for importing security credentials for use by an information handling system
CN103502991B (zh) 设备配置和编程数据的确定
JP2019516276A (ja) 要求されたフィーチャセットを有する集積回路を構成するための方法および装置
US10387927B2 (en) System and method for entitling digital assets
US11822668B2 (en) Systems and methods for authenticating configurations of an information handling system
CN115037492A (zh) 基于在存储器装置中实施的安全特征的在线安全服务
US20230010319A1 (en) Deriving independent symmetric encryption keys based upon a type of secure boot using a security processor
CN115037495A (zh) 身份验证期间跟踪具有安全存储器装置的端点的活动以用于安全操作
US9633330B1 (en) Late stage SKU assignment
US20230015334A1 (en) Deriving dependent symmetric encryption keys based upon a type of secure boot using a security processor
CN115037491A (zh) 具有被保护用于可靠身份验证的存储器装置的端点群组中的订阅共享
CN115037493A (zh) 监测具有安全存储器装置的端点的完整性以用于身份认证
CN115021949A (zh) 具有被保护用于可靠身份验证的存储器装置的端点的识别管理方法和系统
CN120893048A (zh) 一种设备启动方法、装置、管理控制器及存储介质

Legal Events

Date Code Title Description
A521 Request for written amendment filed

Free format text: JAPANESE INTERMEDIATE CODE: A523

Effective date: 20200217

A621 Written request for application examination

Free format text: JAPANESE INTERMEDIATE CODE: A621

Effective date: 20200217

A977 Report on retrieval

Free format text: JAPANESE INTERMEDIATE CODE: A971007

Effective date: 20210325

A131 Notification of reasons for refusal

Free format text: JAPANESE INTERMEDIATE CODE: A131

Effective date: 20210426

A02 Decision of refusal

Free format text: JAPANESE INTERMEDIATE CODE: A02

Effective date: 20211115