JP2013175218A5 - - Google Patents
Download PDFInfo
- Publication number
- JP2013175218A5 JP2013175218A5 JP2013087516A JP2013087516A JP2013175218A5 JP 2013175218 A5 JP2013175218 A5 JP 2013175218A5 JP 2013087516 A JP2013087516 A JP 2013087516A JP 2013087516 A JP2013087516 A JP 2013087516A JP 2013175218 A5 JP2013175218 A5 JP 2013175218A5
- Authority
- JP
- Japan
- Prior art keywords
- instruction
- vector
- comparison
- bit
- scalar
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 230000004044 response Effects 0.000 claims 7
- 238000000034 method Methods 0.000 claims 6
- 238000004891 communication Methods 0.000 claims 4
- 238000003672 processing method Methods 0.000 claims 2
- 238000012986 modification Methods 0.000 claims 1
- 230000004048 modification Effects 0.000 claims 1
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US11/506,584 US7676647B2 (en) | 2006-08-18 | 2006-08-18 | System and method of processing data using scalar/vector instructions |
| US11/506,584 | 2006-08-18 |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2009525695A Division JP2010501937A (ja) | 2006-08-18 | 2007-08-15 | スカラー/ベクトル命令を使用したデータ処理システムおよび方法 |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2015002605A Division JP6073385B2 (ja) | 2006-08-18 | 2015-01-08 | スカラー/ベクトル命令を使用したデータ処理システムおよび方法 |
Publications (3)
| Publication Number | Publication Date |
|---|---|
| JP2013175218A JP2013175218A (ja) | 2013-09-05 |
| JP2013175218A5 true JP2013175218A5 (enExample) | 2014-03-27 |
| JP5680697B2 JP5680697B2 (ja) | 2015-03-04 |
Family
ID=38749041
Family Applications (3)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2009525695A Pending JP2010501937A (ja) | 2006-08-18 | 2007-08-15 | スカラー/ベクトル命令を使用したデータ処理システムおよび方法 |
| JP2013087516A Expired - Fee Related JP5680697B2 (ja) | 2006-08-18 | 2013-04-18 | スカラー/ベクトル命令を使用したデータ処理システムおよび方法 |
| JP2015002605A Expired - Fee Related JP6073385B2 (ja) | 2006-08-18 | 2015-01-08 | スカラー/ベクトル命令を使用したデータ処理システムおよび方法 |
Family Applications Before (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2009525695A Pending JP2010501937A (ja) | 2006-08-18 | 2007-08-15 | スカラー/ベクトル命令を使用したデータ処理システムおよび方法 |
Family Applications After (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2015002605A Expired - Fee Related JP6073385B2 (ja) | 2006-08-18 | 2015-01-08 | スカラー/ベクトル命令を使用したデータ処理システムおよび方法 |
Country Status (6)
| Country | Link |
|---|---|
| US (2) | US7676647B2 (enExample) |
| EP (2) | EP2062134B1 (enExample) |
| JP (3) | JP2010501937A (enExample) |
| KR (1) | KR101072707B1 (enExample) |
| CN (2) | CN103207773B (enExample) |
| WO (1) | WO2008022217A1 (enExample) |
Families Citing this family (54)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7676647B2 (en) * | 2006-08-18 | 2010-03-09 | Qualcomm Incorporated | System and method of processing data using scalar/vector instructions |
| US9069547B2 (en) | 2006-09-22 | 2015-06-30 | Intel Corporation | Instruction and logic for processing text strings |
| US8191056B2 (en) * | 2006-10-13 | 2012-05-29 | International Business Machines Corporation | Sparse vectorization without hardware gather/scatter |
| US8515052B2 (en) | 2007-12-17 | 2013-08-20 | Wai Wu | Parallel signal processing system and method |
| FR2935059B1 (fr) * | 2008-08-12 | 2012-05-11 | Groupe Des Ecoles De Telecommunications Get Ecole Nationale Superieure Des Telecommunications Enst | Procede de detection d'anomalies dans un circuit de cryptographie protege par logique differentielle et circuit mettant en oeuvre un tel procede |
| US8745360B2 (en) * | 2008-09-24 | 2014-06-03 | Apple Inc. | Generating predicate values based on conditional data dependency in vector processors |
| US9501286B2 (en) * | 2009-08-07 | 2016-11-22 | Via Technologies, Inc. | Microprocessor with ALU integrated into load unit |
| US9141386B2 (en) * | 2010-09-24 | 2015-09-22 | Intel Corporation | Vector logical reduction operation implemented using swizzling on a semiconductor chip |
| EP2689325B1 (en) | 2011-03-25 | 2018-01-17 | NXP USA, Inc. | Processor system with predicate register, computer system, method for managing predicates and computer program product |
| JP5739055B2 (ja) * | 2011-04-01 | 2015-06-24 | インテル コーポレイション | ベクトルフレンドリ命令フォーマット及びその実行 |
| WO2013092292A1 (en) | 2011-12-21 | 2013-06-27 | Dolby International Ab | Audio encoder with parallel architecture |
| WO2013095338A1 (en) * | 2011-12-19 | 2013-06-27 | Intel Corporation | Simd integer multiply-accumulate instruction for multi-precision arithmetic |
| CN104115114B (zh) * | 2011-12-23 | 2018-06-12 | 英特尔公司 | 经改进的提取指令的装置和方法 |
| US9588766B2 (en) | 2012-09-28 | 2017-03-07 | Intel Corporation | Accelerated interlane vector reduction instructions |
| US9557993B2 (en) | 2012-10-23 | 2017-01-31 | Analog Devices Global | Processor architecture and method for simplifying programming single instruction, multiple data within a register |
| US9619229B2 (en) * | 2012-12-27 | 2017-04-11 | Intel Corporation | Collapsing of multiple nested loops, methods and instructions |
| US9804839B2 (en) * | 2012-12-28 | 2017-10-31 | Intel Corporation | Instruction for determining histograms |
| US20140281418A1 (en) * | 2013-03-14 | 2014-09-18 | Shihjong J. Kuo | Multiple Data Element-To-Multiple Data Element Comparison Processors, Methods, Systems, and Instructions |
| US9990202B2 (en) | 2013-06-28 | 2018-06-05 | Intel Corporation | Packed data element predication processors, methods, systems, and instructions |
| US9645820B2 (en) * | 2013-06-27 | 2017-05-09 | Intel Corporation | Apparatus and method to reserve and permute bits in a mask register |
| US9367309B2 (en) | 2013-09-24 | 2016-06-14 | Apple Inc. | Predicate attribute tracker |
| US9390058B2 (en) * | 2013-09-24 | 2016-07-12 | Apple Inc. | Dynamic attribute inference |
| KR102179385B1 (ko) * | 2013-11-29 | 2020-11-16 | 삼성전자주식회사 | 명령어를 실행하는 방법 및 프로세서, 명령어를 부호화하는 방법 및 장치 및 기록매체 |
| GB2523823B (en) * | 2014-03-07 | 2021-06-16 | Advanced Risc Mach Ltd | Data processing apparatus and method for processing vector operands |
| US10296489B2 (en) | 2014-12-27 | 2019-05-21 | Intel Corporation | Method and apparatus for performing a vector bit shuffle |
| JP6616608B2 (ja) * | 2015-07-16 | 2019-12-04 | ルネサスエレクトロニクス株式会社 | 半導体装置 |
| US10691463B2 (en) | 2015-07-30 | 2020-06-23 | Futurewei Technologies, Inc. | System and method for variable lane architecture |
| US10956439B2 (en) * | 2016-02-19 | 2021-03-23 | Micron Technology, Inc. | Data transfer with a bit vector operation device |
| GB2548600B (en) * | 2016-03-23 | 2018-05-09 | Advanced Risc Mach Ltd | Vector predication instruction |
| US10572263B2 (en) | 2016-03-31 | 2020-02-25 | International Business Machines Corporation | Executing a composite VLIW instruction having a scalar atom that indicates an iteration of execution |
| CN107315563B (zh) * | 2016-04-26 | 2020-08-07 | 中科寒武纪科技股份有限公司 | 一种用于执行向量比较运算的装置和方法 |
| US10761979B2 (en) * | 2016-07-01 | 2020-09-01 | Intel Corporation | Bit check processors, methods, systems, and instructions to check a bit with an indicated check bit value |
| WO2018022525A1 (en) * | 2016-07-27 | 2018-02-01 | Intel Corporation | System and method for multiplexing vector mask matches |
| WO2018022528A1 (en) * | 2016-07-27 | 2018-02-01 | Intel Corporation | System and method for multiplexing vector compare |
| US10162603B2 (en) * | 2016-09-10 | 2018-12-25 | Sap Se | Loading data for iterative evaluation through SIMD registers |
| KR102659495B1 (ko) | 2016-12-02 | 2024-04-22 | 삼성전자주식회사 | 벡터 프로세서 및 그 제어 방법 |
| US10705847B2 (en) | 2017-08-01 | 2020-07-07 | International Business Machines Corporation | Wide vector execution in single thread mode for an out-of-order processor |
| US11409525B2 (en) * | 2018-01-24 | 2022-08-09 | Intel Corporation | Apparatus and method for vector multiply and accumulate of packed words |
| CN108388446A (zh) * | 2018-02-05 | 2018-08-10 | 上海寒武纪信息科技有限公司 | 运算模块以及方法 |
| US10871549B2 (en) * | 2018-05-18 | 2020-12-22 | Qualcomm Incorporated | Proximity detection using adaptive mutual coupling cancellation |
| CN109032666B (zh) * | 2018-07-03 | 2021-03-23 | 中国人民解放军国防科技大学 | 一种用于向量处理的确定断言活跃元素个数的方法和装置 |
| US10908880B2 (en) * | 2018-10-19 | 2021-02-02 | Knowles Electronics, Llc | Audio signal circuit with in-place bit-reversal |
| US12061286B2 (en) | 2019-03-21 | 2024-08-13 | Qualcomm Incorporated | Radar for detecting human body part |
| US11403256B2 (en) | 2019-05-20 | 2022-08-02 | Micron Technology, Inc. | Conditional operations in a vector processor having true and false vector index registers |
| US11340904B2 (en) | 2019-05-20 | 2022-05-24 | Micron Technology, Inc. | Vector index registers |
| US11327862B2 (en) | 2019-05-20 | 2022-05-10 | Micron Technology, Inc. | Multi-lane solutions for addressing vector elements using vector index registers |
| US11507374B2 (en) * | 2019-05-20 | 2022-11-22 | Micron Technology, Inc. | True/false vector index registers and methods of populating thereof |
| CN112256330B (zh) * | 2020-11-03 | 2021-11-09 | 中国人民解放军军事科学院国防科技创新研究院 | 用于加速数字信号处理的risc-v指令集扩展方法 |
| CN113590193B (zh) * | 2021-07-12 | 2024-03-22 | 苏州仰思坪半导体有限公司 | 一种运算装置、方法、介质及计算设备 |
| GB2612010B (en) * | 2021-07-21 | 2023-11-08 | Advanced Risc Mach Ltd | Predication techniques |
| US12388691B2 (en) | 2022-08-29 | 2025-08-12 | Qualcomm Incorporated | Interference and/or clutter cancellation using cross-channel equalization |
| US12438556B2 (en) * | 2022-09-30 | 2025-10-07 | Qualcomm Incorporated | Single instruction multiple data (SIMD) sparse decompression with variable density |
| CN115951936B (zh) * | 2023-01-17 | 2023-05-26 | 上海燧原科技有限公司 | 向量化编译程序的芯片适配方法、装置、设备及介质 |
| US12436771B2 (en) | 2023-12-29 | 2025-10-07 | Qualcomm Incorporated | Performing fused shift and logical operations in processor-based devices |
Family Cites Families (27)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS6224366A (ja) * | 1985-07-03 | 1987-02-02 | Hitachi Ltd | ベクトル処理装置 |
| US5086498A (en) * | 1987-01-23 | 1992-02-04 | Hitachi, Ltd. | Parallel computer with asynchronous communication facility |
| JPS63198130A (ja) * | 1987-02-13 | 1988-08-16 | Nec Corp | ル−プ最適命令列選択方式 |
| JP2793342B2 (ja) * | 1990-08-09 | 1998-09-03 | 株式会社東芝 | 演算処理装置 |
| US5717947A (en) * | 1993-03-31 | 1998-02-10 | Motorola, Inc. | Data processing system and method thereof |
| EP0681236B1 (en) * | 1994-05-05 | 2000-11-22 | Conexant Systems, Inc. | Space vector data path |
| US5802375A (en) * | 1994-11-23 | 1998-09-01 | Cray Research, Inc. | Outer loop vectorization |
| JPH09198374A (ja) | 1996-01-23 | 1997-07-31 | Hitachi Ltd | ベクトル処理装置 |
| US6035390A (en) * | 1998-01-12 | 2000-03-07 | International Business Machines Corporation | Method and apparatus for generating and logically combining less than (LT), greater than (GT), and equal to (EQ) condition code bits concurrently with the execution of an arithmetic or logical operation |
| US6366998B1 (en) * | 1998-10-14 | 2002-04-02 | Conexant Systems, Inc. | Reconfigurable functional units for implementing a hybrid VLIW-SIMD programming model |
| US6249861B1 (en) * | 1998-12-03 | 2001-06-19 | Sun Microsystems, Inc. | Instruction fetch unit aligner for a non-power of two size VLIW instruction |
| US6237085B1 (en) * | 1998-12-08 | 2001-05-22 | International Business Machines Corporation | Processor and method for generating less than (LT), Greater than (GT), and equal to (EQ) condition code bits concurrent with a logical or complex operation |
| JP3830683B2 (ja) * | 1998-12-28 | 2006-10-04 | 富士通株式会社 | Vliwプロセッサ |
| US6871298B1 (en) * | 1999-11-12 | 2005-03-22 | Obsidian Software, Inc. | Method and apparatus that simulates the execution of paralled instructions in processor functional verification testing |
| US6839828B2 (en) * | 2001-08-14 | 2005-01-04 | International Business Machines Corporation | SIMD datapath coupled to scalar/vector/address/conditional data register file with selective subpath scalar processing mode |
| JP3656587B2 (ja) * | 2001-10-01 | 2005-06-08 | 日本電気株式会社 | 並列演算プロセッサ、その演算制御方法及びプログラム |
| US7089402B2 (en) * | 2001-12-12 | 2006-08-08 | Canon Kabushiki Kaisha | Instruction execution control for very long instruction words computing architecture based on the free state of the computing function units |
| KR100464406B1 (ko) * | 2002-02-08 | 2005-01-03 | 삼성전자주식회사 | 가변길이 vliw 명령어를 위한 디스패치 장치 및 방법 |
| US20030167460A1 (en) * | 2002-02-26 | 2003-09-04 | Desai Vipul Anil | Processor instruction set simulation power estimation method |
| US7263109B2 (en) * | 2002-03-11 | 2007-08-28 | Conexant, Inc. | Clock skew compensation for a jitter buffer |
| TWI289789B (en) * | 2002-05-24 | 2007-11-11 | Nxp Bv | A scalar/vector processor and processing system |
| US6963341B1 (en) * | 2002-06-03 | 2005-11-08 | Tibet MIMAR | Fast and flexible scan conversion and matrix transpose in a SIMD processor |
| JP3958662B2 (ja) * | 2002-09-25 | 2007-08-15 | 松下電器産業株式会社 | プロセッサ |
| US7196708B2 (en) * | 2004-03-31 | 2007-03-27 | Sony Corporation | Parallel vector processing |
| US20050251644A1 (en) * | 2004-05-06 | 2005-11-10 | Monier Maher | Physics processing unit instruction set architecture |
| US20060095732A1 (en) * | 2004-08-30 | 2006-05-04 | Tran Thang M | Processes, circuits, devices, and systems for scoreboard and other processor improvements |
| US7676647B2 (en) * | 2006-08-18 | 2010-03-09 | Qualcomm Incorporated | System and method of processing data using scalar/vector instructions |
-
2006
- 2006-08-18 US US11/506,584 patent/US7676647B2/en active Active
-
2007
- 2007-08-15 CN CN201310139103.1A patent/CN103207773B/zh active Active
- 2007-08-15 KR KR1020097005421A patent/KR101072707B1/ko not_active Expired - Fee Related
- 2007-08-15 EP EP07814123.1A patent/EP2062134B1/en active Active
- 2007-08-15 EP EP10181296.4A patent/EP2273359B1/en active Active
- 2007-08-15 JP JP2009525695A patent/JP2010501937A/ja active Pending
- 2007-08-15 CN CN200780030183XA patent/CN101501634B/zh active Active
- 2007-08-15 WO PCT/US2007/076033 patent/WO2008022217A1/en not_active Ceased
-
2010
- 2010-01-20 US US12/690,213 patent/US8190854B2/en not_active Expired - Fee Related
-
2013
- 2013-04-18 JP JP2013087516A patent/JP5680697B2/ja not_active Expired - Fee Related
-
2015
- 2015-01-08 JP JP2015002605A patent/JP6073385B2/ja not_active Expired - Fee Related
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP2013175218A5 (enExample) | ||
| JP6504679B2 (ja) | セキュア暗号ハッシュラウンド機能を提供する命令およびロジック | |
| ES3013609T3 (en) | Systems and methods for performing instructions to convert to 16-bit floating-point format | |
| JP6537084B2 (ja) | プロセッサ、方法、処理システム、および装置 | |
| EP3550764B1 (en) | Hardware accelerators and methods for high-performance authenticated encryption | |
| US9983873B2 (en) | Systems, apparatuses, and methods for performing mask bit compression | |
| KR101692914B1 (ko) | Sha256 알고리즘의 메시지 스케줄링을 위한 명령어 세트 | |
| CN108563465B (zh) | 用于响应于单个指令来执行循环和异或的系统、装置和方法 | |
| CN105009075B (zh) | 具有水平置换的向量间接元素垂直寻址模式 | |
| CN104012032B (zh) | 处理sha‑1安全散列算法的方法和设备 | |
| US10725779B2 (en) | Method and apparatus to process SHA-2 secure hashing algorithm | |
| EP2832036A1 (en) | Method and apparatus to process sha-2 secure hashing algorithm | |
| US10158485B2 (en) | Double affine mapped S-box hardware accelerator | |
| WO2013095609A1 (en) | Systems, apparatuses, and methods for performing conversion of a mask register into a vector register | |
| EP2919112B1 (en) | Packed two source inter-element shift merge processors, methods, systems, and instructions | |
| CN103946796A (zh) | 处理keccak安全散列算法的方法和设备 | |
| CN109582283B (zh) | 位矩阵乘法 | |
| JP2016529617A (ja) | ゲノム配列決定および配列比較のためのポピュレーションカウント機能性を提供する方法、装置、命令、およびロジック | |
| EP3238031A1 (en) | Instruction and logic to perform a vector saturated doubleword/quadword add | |
| JP2013543175A5 (enExample) | ||
| JP2016511470A5 (enExample) | ||
| EP2798476A1 (en) | Vector frequency expand instruction | |
| KR20170037641A (ko) | Simd sm3 암호화 해싱 기능을 제공하기 위한 명령어 및 로직 | |
| US20150186136A1 (en) | Systems, apparatuses, and methods for expand and compress | |
| WO2013112118A2 (en) | Instructions to perform jh cryptographic hashing in a 256 bit data path |