JP2010503205A5 - - Google Patents

Download PDF

Info

Publication number
JP2010503205A5
JP2010503205A5 JP2009526621A JP2009526621A JP2010503205A5 JP 2010503205 A5 JP2010503205 A5 JP 2010503205A5 JP 2009526621 A JP2009526621 A JP 2009526621A JP 2009526621 A JP2009526621 A JP 2009526621A JP 2010503205 A5 JP2010503205 A5 JP 2010503205A5
Authority
JP
Japan
Prior art keywords
integrated system
shorten
exposure
oxygen
limiting
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP2009526621A
Other languages
English (en)
Japanese (ja)
Other versions
JP5489717B2 (ja
JP2010503205A (ja
Filing date
Publication date
Priority claimed from US11/513,446 external-priority patent/US8747960B2/en
Priority claimed from US11/514,038 external-priority patent/US8241701B2/en
Priority claimed from US11/513,634 external-priority patent/US8771804B2/en
Application filed filed Critical
Priority claimed from PCT/US2007/018270 external-priority patent/WO2008027216A2/en
Publication of JP2010503205A publication Critical patent/JP2010503205A/ja
Publication of JP2010503205A5 publication Critical patent/JP2010503205A5/ja
Application granted granted Critical
Publication of JP5489717B2 publication Critical patent/JP5489717B2/ja
Expired - Fee Related legal-status Critical Current
Anticipated expiration legal-status Critical

Links

JP2009526621A 2006-08-30 2007-08-17 金属堆積のために基板表面を調整する方法および統合システム Expired - Fee Related JP5489717B2 (ja)

Applications Claiming Priority (7)

Application Number Priority Date Filing Date Title
US11/513,446 US8747960B2 (en) 2005-08-31 2006-08-30 Processes and systems for engineering a silicon-type surface for selective metal deposition to form a metal silicide
US11/514,038 US8241701B2 (en) 2005-08-31 2006-08-30 Processes and systems for engineering a barrier surface for copper deposition
US11/514,038 2006-08-30
US11/513,634 2006-08-30
US11/513,634 US8771804B2 (en) 2005-08-31 2006-08-30 Processes and systems for engineering a copper surface for selective metal deposition
US11/513,446 2006-08-30
PCT/US2007/018270 WO2008027216A2 (en) 2006-08-30 2007-08-17 Processes and integrated systems for engineering a substrate surface for metal deposition

Related Child Applications (1)

Application Number Title Priority Date Filing Date
JP2013266333A Division JP5820870B2 (ja) 2006-08-30 2013-12-25 金属堆積のために基板表面を調整する方法および統合システム

Publications (3)

Publication Number Publication Date
JP2010503205A JP2010503205A (ja) 2010-01-28
JP2010503205A5 true JP2010503205A5 (sv) 2010-09-24
JP5489717B2 JP5489717B2 (ja) 2014-05-14

Family

ID=41202298

Family Applications (2)

Application Number Title Priority Date Filing Date
JP2009526621A Expired - Fee Related JP5489717B2 (ja) 2006-08-30 2007-08-17 金属堆積のために基板表面を調整する方法および統合システム
JP2013266333A Expired - Fee Related JP5820870B2 (ja) 2006-08-30 2013-12-25 金属堆積のために基板表面を調整する方法および統合システム

Family Applications After (1)

Application Number Title Priority Date Filing Date
JP2013266333A Expired - Fee Related JP5820870B2 (ja) 2006-08-30 2013-12-25 金属堆積のために基板表面を調整する方法および統合システム

Country Status (5)

Country Link
JP (2) JP5489717B2 (sv)
CN (2) CN103107120B (sv)
MY (2) MY148605A (sv)
SG (1) SG174752A1 (sv)
TW (1) TWI393186B (sv)

Families Citing this family (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090269507A1 (en) * 2008-04-29 2009-10-29 Sang-Ho Yu Selective cobalt deposition on copper surfaces
US8227344B2 (en) * 2010-02-26 2012-07-24 Tokyo Electron Limited Hybrid in-situ dry cleaning of oxidized surface layers
JP5560144B2 (ja) * 2010-08-31 2014-07-23 東京エレクトロン株式会社 半導体装置の製造方法
JP2012054306A (ja) * 2010-08-31 2012-03-15 Tokyo Electron Ltd 半導体装置の製造方法
WO2012029475A1 (ja) * 2010-08-31 2012-03-08 東京エレクトロン株式会社 半導体装置の製造方法
CN102468265A (zh) * 2010-11-01 2012-05-23 中芯国际集成电路制造(上海)有限公司 连接插塞及其制作方法
US8603913B1 (en) * 2012-12-20 2013-12-10 Lam Research Corporation Porous dielectrics K value restoration by thermal treatment and or solvent treatment
US9040385B2 (en) * 2013-07-24 2015-05-26 Taiwan Semiconductor Manufacturing Co., Ltd. Mechanisms for cleaning substrate surface for hybrid bonding
CN105682856A (zh) * 2013-10-22 2016-06-15 东曹Smd有限公司 经优化的纹理化表面及优化的方法
WO2015195080A1 (en) * 2014-06-16 2015-12-23 Intel Corporation Selective diffusion barrier between metals of an integrated circuit device
US9997405B2 (en) 2014-09-30 2018-06-12 Lam Research Corporation Feature fill with nucleation inhibition
US9768060B2 (en) * 2014-10-29 2017-09-19 Applied Materials, Inc. Systems and methods for electrochemical deposition on a workpiece including removing contamination from seed layer surface prior to ECD
JP6998945B2 (ja) * 2016-10-02 2022-01-18 アプライド マテリアルズ インコーポレイテッド ルテニウムライナーと共に銅のエレクトロマイグレーションを改善するドープされた選択的な金属キャップ
JP6842159B2 (ja) * 2016-12-13 2021-03-17 サムコ株式会社 プラズマ処理方法
US10438846B2 (en) 2017-11-28 2019-10-08 Taiwan Semiconductor Manufacturing Co., Ltd. Physical vapor deposition process for semiconductor interconnection structures
JP2019192892A (ja) 2018-04-18 2019-10-31 東京エレクトロン株式会社 処理システムおよび処理方法
JP2022510428A (ja) 2018-12-05 2022-01-26 ラム リサーチ コーポレーション ボイドフリーの低応力充填
KR102301933B1 (ko) * 2018-12-26 2021-09-15 한양대학교 에리카산학협력단 반도체 소자의 제조 방법
US20220344205A1 (en) * 2019-09-25 2022-10-27 Tokyo Electron Limited Substrate liquid processing method and substate liquid processing apparatus
US11555250B2 (en) * 2020-04-29 2023-01-17 Applied Materials, Inc. Organic contamination free surface machining

Family Cites Families (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6017820A (en) * 1998-07-17 2000-01-25 Cutek Research, Inc. Integrated vacuum and plating cluster system
US6144099A (en) * 1999-03-30 2000-11-07 Advanced Micro Devices, Inc. Semiconductor metalization barrier
US6365516B1 (en) * 2000-01-14 2002-04-02 Advanced Micro Devices, Inc. Advanced cobalt silicidation with in-situ hydrogen plasma clean
JP2001355074A (ja) * 2000-04-10 2001-12-25 Sony Corp 無電解メッキ処理方法およびその装置
WO2001082368A2 (en) * 2000-04-25 2001-11-01 Tokyo Electron Limited Method of depositing metal film and metal deposition cluster tool including supercritical drying/cleaning module
JP2001326192A (ja) * 2000-05-16 2001-11-22 Applied Materials Inc 成膜方法及び装置
US6475893B2 (en) * 2001-03-30 2002-11-05 International Business Machines Corporation Method for improved fabrication of salicide structures
JP2003034876A (ja) * 2001-05-11 2003-02-07 Ebara Corp 触媒処理液及び無電解めっき方法
US7049226B2 (en) * 2001-09-26 2006-05-23 Applied Materials, Inc. Integration of ALD tantalum nitride for copper metallization
JP2003142579A (ja) * 2001-11-07 2003-05-16 Hitachi Ltd 半導体装置の製造方法および半導体装置
US7008872B2 (en) * 2002-05-03 2006-03-07 Intel Corporation Use of conductive electrolessly deposited etch stop layers, liner layers and via plugs in interconnect structures
US6875693B1 (en) * 2003-03-26 2005-04-05 Lsi Logic Corporation Via and metal line interface capable of reducing the incidence of electro-migration induced voids
JP2004363155A (ja) * 2003-06-02 2004-12-24 Ebara Corp 半導体装置の製造方法及びその装置
JP2005116630A (ja) * 2003-10-03 2005-04-28 Ebara Corp 配線形成方法及び装置
JP2007042662A (ja) * 2003-10-20 2007-02-15 Renesas Technology Corp 半導体装置
US20050095855A1 (en) * 2003-11-05 2005-05-05 D'urso John J. Compositions and methods for the electroless deposition of NiFe on a work piece
JP4503356B2 (ja) * 2004-06-02 2010-07-14 東京エレクトロン株式会社 基板処理方法および半導体装置の製造方法

Similar Documents

Publication Publication Date Title
JP2010503205A5 (sv)
JP2010502010A5 (sv)
WO2007037906A3 (en) Methods for synthesis of metal nanowires
JP2008523618A5 (sv)
JP2010534132A5 (sv)
JP2009508700A5 (sv)
WO2007021527A3 (en) Microfabrication using replciated patterned topography and self-assembled monolayers
JP2006524439A5 (sv)
JP2009511263A5 (sv)
JP2011501779A5 (sv)
JP2008524028A5 (sv)
JP2008547237A5 (sv)
JP2010130013A5 (sv)
JP2011506916A5 (sv)
JP2008544196A5 (sv)
WO2006033731A3 (en) Atomic layer deposition of copper using surface-activating agents
FR2905707B1 (fr) Procede pour deposer sur un substrat une couche mince d'alliage metallique et alliage metallique sous forme de couche mince.
JP2010507261A5 (sv)
SG131872A1 (en) Layer arrangement for the formation of a coating on a surface of a substrate,coating method,and substrate with a layer arrangement
JP2009152112A5 (sv)
WO2009112573A3 (de) Verfahren und dispersion zum aufbringen einer metallschicht auf einem substrat sowie metallisierbare thermoplastische formmasse
WO2007108932A8 (en) Technique for preparing precursor films and compound layers for thin film solar cell fabrication and apparatus corresponding thereto
EP1693484A3 (en) Plating Method
WO2010055423A8 (en) Tellurium precursors for film deposition
EP2161309A4 (en) COATING COMPOSITION FOR METAL THIN FILM AND BRIGHT COMPOSITE COATING FILM OBTAINED FROM THE COATING COMPOSITION