JP2009537056A5 - - Google Patents

Download PDF

Info

Publication number
JP2009537056A5
JP2009537056A5 JP2009508669A JP2009508669A JP2009537056A5 JP 2009537056 A5 JP2009537056 A5 JP 2009537056A5 JP 2009508669 A JP2009508669 A JP 2009508669A JP 2009508669 A JP2009508669 A JP 2009508669A JP 2009537056 A5 JP2009537056 A5 JP 2009537056A5
Authority
JP
Japan
Prior art keywords
analog value
memory cell
value
memory
distortion
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP2009508669A
Other languages
English (en)
Japanese (ja)
Other versions
JP2009537056A (ja
JP4999921B2 (ja
Filing date
Publication date
Application filed filed Critical
Priority claimed from PCT/IL2007/000580 external-priority patent/WO2007132457A2/en
Publication of JP2009537056A publication Critical patent/JP2009537056A/ja
Publication of JP2009537056A5 publication Critical patent/JP2009537056A5/ja
Application granted granted Critical
Publication of JP4999921B2 publication Critical patent/JP4999921B2/ja
Expired - Fee Related legal-status Critical Current
Anticipated expiration legal-status Critical

Links

JP2009508669A 2006-05-12 2007-05-10 メモリ素子用の歪み推定と誤り訂正符号化の組み合せ Expired - Fee Related JP4999921B2 (ja)

Applications Claiming Priority (19)

Application Number Priority Date Filing Date Title
US74710606P 2006-05-12 2006-05-12
US60/747,106 2006-05-12
US86348006P 2006-10-30 2006-10-30
US60/863,480 2006-10-30
US86381006P 2006-11-01 2006-11-01
US60/863,810 2006-11-01
US86739906P 2006-11-28 2006-11-28
US60/867,399 2006-11-28
US88502407P 2007-01-16 2007-01-16
US60/885,024 2007-01-16
US88610207P 2007-01-23 2007-01-23
US60/886,102 2007-01-23
US89286907P 2007-03-04 2007-03-04
US60/892,869 2007-03-04
US89429007P 2007-03-12 2007-03-12
US60/894,290 2007-03-12
US89445607P 2007-03-13 2007-03-13
US60/894,456 2007-03-13
PCT/IL2007/000580 WO2007132457A2 (en) 2006-05-12 2007-05-10 Combined distortion estimation and error correction coding for memory devices

Publications (3)

Publication Number Publication Date
JP2009537056A JP2009537056A (ja) 2009-10-22
JP2009537056A5 true JP2009537056A5 (cg-RX-API-DMAC7.html) 2010-06-03
JP4999921B2 JP4999921B2 (ja) 2012-08-15

Family

ID=41314441

Family Applications (1)

Application Number Title Priority Date Filing Date
JP2009508669A Expired - Fee Related JP4999921B2 (ja) 2006-05-12 2007-05-10 メモリ素子用の歪み推定と誤り訂正符号化の組み合せ

Country Status (1)

Country Link
JP (1) JP4999921B2 (cg-RX-API-DMAC7.html)

Families Citing this family (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100838292B1 (ko) * 2007-06-20 2008-06-17 삼성전자주식회사 메모리 셀의 읽기 레벨 제어 장치 및 그 방법
WO2009058140A1 (en) * 2007-10-31 2009-05-07 Agere Systems Inc. Systematic error correction for multi-level flash memory
KR101434405B1 (ko) * 2008-02-20 2014-08-29 삼성전자주식회사 메모리 장치 및 메모리 데이터 읽기 방법
KR101378365B1 (ko) * 2008-03-12 2014-03-28 삼성전자주식회사 하이브리드 메모리 데이터 검출 장치 및 방법
US8671327B2 (en) 2008-09-28 2014-03-11 Sandisk Technologies Inc. Method and system for adaptive coding in flash memories
US8675417B2 (en) * 2008-09-28 2014-03-18 Ramot At Tel Aviv University Ltd. Method and system for adaptive coding in flash memories
CN102203877B (zh) 2008-09-30 2016-07-06 Lsi公司 使用解码器性能反馈的用于存储器器件的软数据生成的方法和装置
US8291297B2 (en) * 2008-12-18 2012-10-16 Intel Corporation Data error recovery in non-volatile memory
US8213255B2 (en) * 2010-02-19 2012-07-03 Sandisk Technologies Inc. Non-volatile storage with temperature compensation based on neighbor state information
US8737138B2 (en) 2010-11-18 2014-05-27 Micron Technology, Inc. Memory instruction including parameter to affect operating condition of memory
US9898361B2 (en) 2011-01-04 2018-02-20 Seagate Technology Llc Multi-tier detection and decoding in flash memories
WO2013065334A1 (ja) * 2011-11-02 2013-05-10 国立大学法人東京大学 メモリコントローラおよびデータ記憶装置

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP4068863B2 (ja) * 2002-03-08 2008-03-26 富士通株式会社 不揮発性多値半導体メモリ
JP3913704B2 (ja) * 2003-04-22 2007-05-09 株式会社東芝 不揮発性半導体記憶装置及びこれを用いた電子装置
JP5183625B2 (ja) * 2006-05-12 2013-04-17 アップル インコーポレイテッド 適応能力を有するメモリ素子
JP5095131B2 (ja) * 2006-05-31 2012-12-12 株式会社東芝 半導体記憶装置
KR100907218B1 (ko) * 2007-03-28 2009-07-10 삼성전자주식회사 읽기 레벨 제어 장치 및 그 방법
KR101425958B1 (ko) * 2007-09-06 2014-08-04 삼성전자주식회사 멀티-비트 데이터를 저장하는 메모리 시스템 및 그것의읽기 방법

Similar Documents

Publication Publication Date Title
JP2009537056A5 (cg-RX-API-DMAC7.html)
Wang et al. Soft information for LDPC decoding in flash: Mutual-information optimized quantization
KR101428891B1 (ko) 아날로그 메모리 셀들에서의 최적화된 임계치 검색
TWI581269B (zh) 利用解碼器效能回饋用於記憶體裝置之軟性資料產生的設備及方法
CN103888148B (zh) 一种动态阈值比特翻转的ldpc码硬判决译码方法
US8234545B2 (en) Data storage with incremental redundancy
JP4999921B2 (ja) メモリ素子用の歪み推定と誤り訂正符号化の組み合せ
US20110296274A1 (en) Data encoding in solid-state storage devices
US10812112B2 (en) Methods and decoder for soft input decoding of generalized concatenated codes
JP5722420B2 (ja) 縮退故障を有するメモリセル内にビットを記憶するための技術
KR20170036074A (ko) 저장 유닛들 중 실패한 유닛에 대한 데이터를 복원하기 위한 다수의 저장 유닛들 및 패리티 저장 유닛으로부터의 신뢰성 정보의 사용
US20080235559A1 (en) Strengthening parity check bit protection for array-like LDPC codes
US10795761B2 (en) Memory system and method of controlling non-volatile memory
JP6847796B2 (ja) メモリシステム
US20140281128A1 (en) Decoding data stored in solid-state memory
TW201122799A (en) Error correction for multilevel flash memory
Shin et al. Error control coding and signal processing for flash memories
US9250994B1 (en) Non-binary low-density parity check (LDPC) decoding using trellis maximization
JP2017022651A (ja) 誤り訂正装置、半導体記憶装置、および誤り訂正方法
CN107947802B (zh) 速率兼容低密度奇偶校验码编译码的方法及编译码器
Li et al. Sneak path interference-aware adaptive detection and decoding for resistive memory arrays
WO2014113726A1 (en) Estimation of memory data
Pozidis et al. Phase change memory reliability: A signal processing and coding perspective
Kim et al. On the soft information extraction from hard-decision outputs in MLC NAND flash memory
Qin et al. Balanced codes for data retention of multi-level flash memories with fast page read