IE46784B1 - Electronic circuits for producing an output signal related to the integral of the product of two input signals - Google Patents

Electronic circuits for producing an output signal related to the integral of the product of two input signals

Info

Publication number
IE46784B1
IE46784B1 IE1662/82A IE166282A IE46784B1 IE 46784 B1 IE46784 B1 IE 46784B1 IE 1662/82 A IE1662/82 A IE 1662/82A IE 166282 A IE166282 A IE 166282A IE 46784 B1 IE46784 B1 IE 46784B1
Authority
IE
Ireland
Prior art keywords
circuit
signal
output
transistors
voltage
Prior art date
Application number
IE1662/82A
Other versions
IE821662L (en
Original Assignee
Enertec
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from GB20564/77A external-priority patent/GB1603648A/en
Application filed by Enertec filed Critical Enertec
Publication of IE821662L publication Critical patent/IE821662L/en
Publication of IE46784B1 publication Critical patent/IE46784B1/en

Links

Landscapes

  • Measurement Of Current Or Voltage (AREA)

Description

This invention relates to electronic circuits adapted to be connected to electrical power distribution circuits for producing an output signal related to the power supplied by an electrical power supplier to an electrical power consumer via the distribution circuit, and is more particularly but not exclusively concerned with such circuits for use in watthour meters in domestic electrical power distribution circuits.
A typical domestic electrical power distribution circuit comprises two or more wires, one of which may be regarded as a reference wire, the voltage between the or each other wire and the reference wire typically being at least 100 volts AC. Frequently, but not necessarily, the reference wire is either connected directly to earth or has its voltage with respect to earth maintained at a predetermined low value, typically *5 or +10 volts: in such a case, the reference wire is usually referred to as the neutral wire, and the other wire or wires are usually referred to as the live wire or wires. However, regardless of whether or not the voltage of the reference wire with respect to earth is maintained equal or close to zero, the voltage of the oreach other wire with respect to earth is typically at least 100-volts AC.
There have been several prior art proposals for electronic watthour meters for connection in such domestic electrical power distribution circuits, to measure the amount of electrical energy supplied to a domestic consumer. Considering first the simple case of a two-wire distribution circuit, in most of these prior art proposals the voltage between the reference wire and the other wire and the current flowing in the other wire are both sensed by suitable sensing means, and the product of the sensed current and the sensed voltage is formed and integrated with respect to time in an electronic circuit which includes a multiplier. • ‘1 J A common problem encountered with such prior art electronic watthour meters is that caused by drift and offset signals, hereinafter referred to collectively as drift, in the electronic circuit, particularly in the multiplier, since it is important that this drift should not affect the accuracy of the indications produced by the meter nor cause the indications to change when no power is being supplied via the wires to which the meter is connected. This problem is of increased significance if it is desired to use a multiplier of the variable-transconductance type, since this type of multiplier is particularly susceptible to drift. Thus io although variable transconductance multipliers are particularly suitable for implementation as integrated circuits by conventional large scale integration techniques, they have not in the past been thought suitable for use in electronic watthour meters because of this drift problem.
It is therefore an object of the present invention to provide an electronic circuit suitable for use in an electronic watthour meter, in which circuit the aforementioned drift problem is substantially alleviated.
According to the present invention, there is provided an electronic circuit for producing an output signal representative of the time integral of the product of two input signals, the circuit comprising: 2o a multiplier, preferably a variable-transconductance multiplier, for receiving and multiplying together the two input signals to produce a signal dependent upon the product of the two input signals; a converter circuit arranged to convert the product-dependent signal to a digital signal representative of the magnitude of the product25 dependent signal; means for accumulating said digital signals so as to produce said output signal; and means for repetitively and simultaneously reversing the effective polarity of one of the input signals and the polarity with which said digital signals are accumulated so as to substantially reduce errors in said output signal due to drift in the multiplier.
The invention also comprises an electronic device, for example a watthour meter, adapted to be connected in an A.C. power distribution circuit, the device incorporating one or more electronic circuits in accordance with the preceding paragraph.
The invention will now be described, by way of example only, with reference to the accompanying drawings, Of which: Figure 1 is a diagrammatic representation of an electronic watthour meter of the kind to which the present invention is applicable, for connection in a two-wire electrical power distribution.circuit; Figure 2 is a simplified circuit diagram of the electronic circuitry of the meter of Figure 1; lo Figure 3 (made up of Figures 3A and 3B) is a circuit diagram of an alternative embodiment of the electronic circuitry of the meter of Figure 1, showing the application of the present invention thereto; Figure 3C shows an additional circuit which can be incorporated in the circuitry of Figure 3; Figure 4 is an explanatory diagram showing the electrical waveforms of two signals employed in the circuitry of Figure 3; J 6 784 Figure 5 is a circuit diagram of an alternative power supply for use in the meter erf Figure Figure 6 is a diagrammatic representation of another embodiment of the meter of Figure 1, also in accordance with the invention; Figure 7 (made up of Figures 7A and 7B) is a circuit diagram of the electronic circuitry of the meter of Figure 6; Figure 8 is a block, circuit diagram of the electronic circuitry of another electronic watthour meter to which the present invention is applicable, for connection in an electrical power distribution circuit of more than two wires.
Figure 9 is a simplified circuit diagram of part of the circuitry of an electronic watthour meter in accordance with the present invention, for use in a three-wire two-phase electrical power distribution circuit; and Figure 10 is a simplified circuit diagram of an electronic watthour meter in accordance with the present invention, incorporating a remotely controllable relay.
The electronic watthour meter illustrated in Figure 1 is indicated generally at 10, and is shown connected in a domestic electrical power distribution circuit consisting of a live wire L, which may typically have a voltage of at least 100 volts AC with respect to earth, and a neutral or reference wire N, whose voltage with respect to earth is typically (but not necessarily) maintained at less than + 10 volts by the electrical power supplier. The electrical power supplier’s power generation installation will be assumed to be connected to the left hand ends of the wires L and N, as viewed in Figure 1, while the electrical power consumer’s installation will be assumed to be connected to the right hand ends of the wires L and N.
The meter 10 comprises a housing T2 made from an electrically insulating material, e.g. a suitable plastics material, the housing 12 containing a pair of terminals 14,16 which are series connected in the live wire L and a third terminal 18 which is connected to the neutral wire N. A metallic current shunt 20 is series connected between the terminals 14 and 16, so that all the current flowing in the live wire L passes through this shunt.
The shunt 20 is substantially rectangular in shape and contains a substantially rectangular central opening in which is mounted an electronic circuit 24. The circuit 24 is implemented as a single integrated circuit device on a common substrate by known large scale integration (LSI) techniques, and constitutes the majority of the components of an electronic multiplier, a voltage-to-frequency converter and a reversible counter as will be described in more detail hereinafter. For simplicity, those components of the circuit 24 which are not integrated (e.g. capacitors) are not illustrated in Figure 1.
The circuit 24 has a first input 26 connected, via a temperature compensation resistor Rl mounted in intimate thermal •^5 contact with the shunt 20, to a point 28 near the end of the shunt 20 connected to the terminal 16, and a second input 30 connected to a point 32 near the other end of the shunt (i.e. the end connected to the terminal 14). The position of the points 28,32 is selected such that the resistance of the portion of the shunt 2o 20 between them has a value which will result in the generation of a known voltage, typically about 5 millivolts, when a known current, typically 20 amps, is flowing in the live wire L.
The circuit 24 also has a third input 34 connected to the junction 36 between two resistors R2 and R3, which are 25 series connected between the terminals 18 and 14 to form a potential divider. The resistor R2 connected to the terminal 18 typically has at least 1Q0 times the value of the resistor R3, so that the voltage generated between the junction 36 and the terminal 14 is at most a few volts AC and typically about one volt AC.
I Additionally, the circuit 24 has positive, zero and negative power supply inputs 38,40 and 42, the input 40 being connected to the terminal 14. The inputs 38 and 42 are connected to the terminal 14 by respective oppositely directed zener diodes Zl, Z2, and via respective resistors R4 and R5 to respective circuit points 44,46. The circuit points 44,46 are connected via respective smoothing capacitors Cl and C2 to the terminal 14, and via respective oppositely directed diodes DI and D2 to a common point 48. A further resistor R6 connects the common point χ 48 to the terminal 18.
Finally, the circuit 24 has an output 50 connected to the control input or gate of a thyristor Tl, which is connected in series with a stepping motor 52 between the terminals 18 and 14. The stepping motor 52 is drivingly connected via step-down gearing (not shown) of suitable ratio, to a conventional totalising counter 54, of the kind comprising a plurality of coaxial indicator wheels: these wheels are geared together, and each bears around its periphery the digits 0 to 9, an indicated number composed of a respective digit of each wheel >0 being visible from outside the housing 12 through a window (not shown) provided in the housing.
Turning now to Figure 2, which is a circuit diagram of the circuit 24, the aforementioned multiplier, voltage-to-frequenc} converter and reversible counter of the circuit 24 are indicated generally at 60, 62 and 64 respectively.
The multiplier 60 includes a differential amplifier 66 whose non-inverting and inverting inputs constitute the inputs 26 and 30 respectively of the circuit 24. A pair of oppositely directed diodes D3, D4 are connected in parallel between the Ω u inputs 26, 30, and a resistor R7 is negative-feedback connected between Che output of the amplifier 66 and the input 26. The output of the amplifier 66 is connected via the series combination of a first semiconductor switching device SI - and a summing resistor R8 to the summing point of a summing amplifier 68, and via the series combination of a unity gain inverting amplifier 70, a second semiconductor switching device S2 and a summing resistor R9 to the summing point of the amplifier 68. The resistors R8 and R9 are equal in value. A resistor RIO is negative-feedback connected between the output and the summing point of the amplifier 68, the output of the amplifier 68 constituting the output of the multiplier 60.
The multiplier 60 also includes a high gain inverting amplifier 72, whose input is connected to the third input 34 of th<= circuit 24 via a resistor Rll. The input of the amplifier 72 is also connected via the series combination of a resistor R12 and a semiconductor switch S3 to a positive reference voltage source +V& and via the series combination of a resistor R13 and a semiconductor switch S4 to a negative reference voltage source 2o -V&. The reference voltage sources can be implemented in any convenient way, for example as described in UK Patent No. 1527718 and the reference voltages they produce are equal in magnitude, as are the values of the resistors R12 and R13- Two oppositely directed diodes D5 and D6 are connected in parallel between the input of the amplifier 72 and the zero power supply input 40. Additionally, a capacitor C3 is negative-feedback connected between the output and the input of tne amplifier 72,*wnich t.nus operates as an integrator. α The output of the amplifier 72 is connected to the respective inputs of two voltage level detectors 76 and 78, having voltage thresholds +V1 and -VI which are equal in magnitude but opposite in polarity. The respective outputs of the detectors 76, 78 are connected to the set and reset inputs of a bistable circuit 79, whose set output controls the switches SI and S3 and whose reset output controls the switches S2 and S4.
The voltage-to-frequency converter 62 comprises a high gain Inverting amplifier 80 whose input is connected to the output of the multiplier 60 (i.e. to the output of the amplifier 68) via a resistor R14. The input of the amplifier 80 is connected to the voltage source +V^ via the series combination of a resistor R15 and a semiconductor switch S5, and to the voltage source -V^ via the series combination of a resistor R16 and a semiconductor switch S6. A capacitor C4 is negative-feedback connected between the output and the input of the amplifier 80, which thus also operates as an integrator.
The output of the amplifier 80 is connected to the respective inputs of positive and negative voltage level detectors 82,84 substantially identical to the detectors 76 and 78 The respective outputs of the detectors 82,84 are connected to the respective set inputs of two bistable circuits 86,88, each of which has a clock input connected to the output of a clock pulse generator 92 (e.g. a crystal-controlled oscillator) and also has its set output coupled to its reset input. The respective set outputs of the bistable circuits 86,88 are connected to control the switches S5 and S6 respectively, and -f tfro-rjencv t- H .*.r rnncti •η 4 6 7 8 4 ίϋ converter 62. -The respective set outputs of the bistable circuits 86,88 are connected to the up-count and down-count inputs respectively of the reversible counter 64, which has an overflow output which constitutes the output 50 of the circuit 24.
In operation, and referring initially to Figure 2, the potential divider constituted by the resistors R2,R3 produces at its junction 36 a voltage νχ whose instantaneous magnitude is proportional to the instantaneous magnitude of the voltage V between the wires L and N, and this voltage Vx is applied to the multiplier 60. Within the multiplier 60, the voltage V is applied to and integrated by the integrator based upon the amplifier 72. The combination of this integrator with the detectors 76 and 78, the bistable circuit 79, the switches 15 S3 and S4, and the reference voltage sources +VR and -VR operates as an oscillator, which, when the voltage νχ is zero, produces at the set and reset outputs of the bistable circuit 79 respective square waves of 1:1 mark-space ratio. The reference voltages of the sources +VR and -VR are chosen to be greater than 2o the greatest normally expected magnitude of the voltage νχ, and the time constant of the integrator is selected so that the frequency of the square waves is much greater than the frequency of the voltage Vx (which is of course at the normal line frequency of 50 Hz or 60 Hz): typically the square waves may have a frequency of about 10 K Hz. Thus when the voltage νχ is positive, the switch S4 must close for longer than the switch S3 rn maintain LIbzi'-Lr?., Γ.·.Ήί_ΐ2 whsn ths vcLta^a V 2.5 nasativa, che switch S3 .rust close for longer than the switch S4 to raiot·ϊ'.η ecu-i lihri'r?. i.e. the re =?active ’ere-scace ratios o£ the i I two square wave signals change in opposite directions in dependence upon the magnitude and polarity of the voltage νχ. Mathematically, VXT+VR(T - t)-VRt = 0 (1) where T is the period of the square waves and t is the time for which the switch S4 is closed during the period T. Re-arranging equation (1) gives: t/T = (VR+Vx)/2Vr (2) and - t/T = (Vr-Vx)/2Vr (3) The current shunt 20 produces between the points 28 and 32 thereof a voltage Vy whose instantaneous magnitude is proportional to the instantaneous magnitude of the current I flowing in the wire L. This voltage Vyis also applied to the multiplier 60, within which it is inverted and amplified by the amplifier 66. The inverted and amplified voltage produced by the amplifier 66 is effectively multiplied by 1 - t/T by the switch SI, and is inverted again and effectively multiplied 'by t/T by the switch S2, the voltages resulting from these multiplications being summed with inversion by the summing amplifier 68. The output voltage Vz produced by the amplifier 68 is therefore proportional to y/7.-7 rv.-v )/27 (5) 7 8 4 which simplifi es Co Thus Che outpuC voltage Vz, which is also the output of the multiplier 60, is proportional to V.I, the product of the voltage between the wires L and N and the current flowing in the wire L. It will be appreciated that the multiplier 60 operates as a four-quadrant multiplier.
The voltage Vz is applied to the voltage-tofrequency converter 62, within which it is integrated by the 10 integrator based upon the amplifier 80. If the voltage Vz is negative (indicating that the product V.T is positive), the output of the amplifier 80 ramps positively at a rate dependent upon the magnitude of the output voltage, and triggers the detector 82. The immediately succeeding clock pulse from the generator 92 sets the bistable circuit 86, thus closing the switch S5 to connect the positive reference voltage source +VR to the integrator. The next succeeding clock pulse resets the bistable circuit 86, so that the source +V^ is in fact connected to the integrator for exactly one period of the 2o clock pulses produced by the generator 92. The precisely defined amount of charge thus supplied to the integrator in this period is arranged to be sufficient to cause the output of the integrator to ramp back below the detection level of the detector 82. The sequence of events just described is then repeated, at a fre&iencv ortoortional to the nagnituce of the. voltage Vz· If the voltage Vz is positive, which can occur for portions of each cycle of the voltage V when there is a 90° phase difference between the voltage V and the current Ϊ, a sequence of events exactly analogous to that described for negative values of Vz takes place repeatedly, but this time under the influence of the detector 84, the bistable circuit 88 and the negative reference voltage source -V^.
Thus the bistable circuit 86 produces at its set output a first pulse train whose pulse rate is proportional to the magnitude of the product V.I when this product is positive, while the bistable circuit 88 produces at its set output a second pulse train whose pulse rate is proportional to the product V.I when this product is negative. The normal maximum value of these pulse rates Is arranged to be about 10 K Hz.
The first and second pulse trains are applied to the up-count and down-count inputs respectively of the reversible counter 64, where they are effectively integrated with respect to time. Each time the counter 64 counts up to a predetermined count, typically of the order 1θ\ it produces at its overflow output an overflow pulse which is applied to the thyristorTl of Figure 1. The duration of the overflow pulse is arranged to be between one period and half a period of the voltage V, to ensure that the thyristor is rendered conductive and thus causes the stepping motor 52 to turn by a single angular step. The stepping motor 52 drives the indicator wheels of the counter 54, via the aforementioned step-down gearing, so that the counter S4 effectively continues the integration with respect to time coT.eccsc in the counter 64 and thus indicates i. O'5784 ί4 the total amount of electrical energy supplied via the wires L and N to the consumer.
It will be appreciated that the multiplier 60, the voltage-to-frequency converter 62 and the counter 64 of Figure 2 derive the DC power supply voltages required for their operation from the inputs 38,40 and 42 of the circuit 24: the precise details of the connections of most of the individual elements of the multiplier 60, the converter 62 and the counter 64 to the inputs 38,40 and 42 are not shown in Figure 2 for the sake of simplicity, but some such connections are shown by way of example. The respective supply voltages at the inputs '38,40 and 42 are generated from the voltage V between the wires L and N, as can be seen in Figure 1, b y the power supply circuit constituted by the resistor R6, the diodes Di and D2, the smoothing capacitors Cl and C2, the resistors R4 and R5, and the voltage stabilising 2ener diodes Z1 and Z2, and are typically about +5 volts, volts and -5 volts with respect to the terminal 14 (and therefore with respect to the wire L).
Thus the circuit 24 is directly connected to and ’’floats electrically on the wire L.
Since the total current required for the operation of the circuit 24 is relatively low, the resistor R6 is of relatively high value, and as already mentioned, the resistor 25 R2 is also of relatively high value. Thus any large magnitude voltage transients appearing between the wires L and N are substantially attentuated, before they reach the circuit 24, by.these two resistors, which as a further precaution are of a con having- tow stray capacitance'. The circuit 24 ' Γ, I J is further protected from these voltage transients by being mounted on the shunt 20, since the shunt is a relatively large piece of metal of low resistance in which the generation of high voltages is unlikely. Nevertheless, as a precaution against the possibility of current surges in the shunt 20, the inputs to the amplifier 66 of the circuit 24 are pr°tected by the clamping effect of the diodes D3 and D4 (Figure 2). Similarly, the input to the amplifier 72 is protected both by tne resistor Rll and by the clamping effect of the diodes D5 and D6. These various means for protecting the circuit 24 from the effects of voltage transients do not add significantly to the overall manufacturing cost of the meter 10.
In use, the temperature of the shunt, and therefore its resistance, may vary, and the temperature-compensating resistor Rl serves to correct the errors this temperature variation would otherwise cause. Thus the resistor Rl is selected to have substantially the same temperature coefficient of resistance as the shunt 20, and, since it is in thermal contact with the shunt, follows the temperature variations of the shunt. The ratio R/Rl, where R is the resistance of the portion of the shunt 20 between the points 28 and 32, is therefore substantially temperature independent. Since the voltage Vy is given by Vy = IR, the voltage v'y at the ouCput of the amplifier 66 is given by ! V y = I.R.R7/R1 (6) and is thus also substantially temperature independent.
It will be noted that since all the components of the meter 10 are effectively connected between the terminal 18 and the terminal 14, the latter terminal being on the supplier's, rather than the consumer's side, of the meter, the operating, current consumed by the meter itself does not pass through the shunt 20 and therefore has no effect on the. indications produced by the meter. However, in many applications the operating current consumed by the meter itself is insignificantly small. In this case, the power supply for the circuit 24 can be connected to any point between the current terminals 14, 16, i.e. connected to one of these current terminals via a corresponding portion of the shunt 20. This is particularly true as the voltage across the shunt will typically be very small (a few millivolts) compared with the voltage between the live wire L and the neutral wire N (typically at least 100 volts) and also compared with the power supply voltage (typically about 10 volts).
Several modifications can be made to the meter 10 of Figures 1 and 2. For example, the shunt 20 in the wire L can be replaced by a current-sensing transformer, since with the circuit 24 also being connected to the wire L, the aforementioned transient voltages would not appear between the primary and secondary of this transformer. Further, the stepping motor 52 and thyristor Tl can be replaced by a piezoelectric member arranged to be flexed by each pulse produced at the output 50, the counter 54 being arranged to be driven by this flexing: such an arrangement is described in more detail in French Patent application No. 76.21224, - filed 12th July, 1976 and published under No. 2358709.
Alternatively, the thyristor Tl, the stepping motor and the counter 54 can be replaced by an electronic counter or register of the type which retains its contents unchanged· when its power supply is temporarily removed, e.g. a counter or register using magnetic bubble memory or MNOS storage techniques, and an electronic multi-digit display, e.g. of the seven segment LCD or LED type, connected to display the contents of the counter or register, • 46784 \1 Additionally, the power supply for the circuit 24 can take’any other convenient transformerless form, for example a form involving the generation of only one power supply voltage with respect to the terminal 14 and wire L.
This would of course necessitate some corresponding modifications to the circuit 24. The circuit 24 can also be modified by replacing the voltage-to-frequency converter 62 with an analogue-to-digital converter, arranged to sample the voltage Vz at a predetermined rate and to add the digital signals resulting from these samples into the counter 64 (or other accumulating means) algebraically.
Figure 3 shows an alternative embodiment of the circuit 24 of Figures 1 and 2, this alternative embodiment being indicated generally at 124. The circuit 124 comprises a multiplier 160, a voltage-to-frequency converter 162 and a reversible counter 164 arranged in a manner analogous to that used for the multiplier 60, converter 62 and counter 64 of the circuit 24, and has inputs 126, 130, 134, 138, 140, 142 and an output 150 which respectively correspond to the inputs 26, 30, 34, 38, 40,*42 and output 50 of the circuit 24: however, the circuit 124 is connected in the meter 10 in a slightly different manner, as will become apparentjhereinafter.
The multiplier 160 is of the variable-transconductance type, and comprises first and second emitter-coupled pairs of NFN transistors TRI, TR2 and TR3, TR4 respectively. The bases of the transistors TRI, TR3 are commoned, and are connected to transist:rs T32, TR4 are also ccmr.cned, and are connected to the input 126. The inputs 126 and 130 are directly connected to the points 28 and 32 respectively of the shunt 20, the resistor Rl of Figure 1 being omitted.
The commoned emitters of the transistors TRI, TR2 and of the transistors'TR3, TR4 are connected via respective equal resistors R21, R22 to the negative power supply input 142.
The resistor R3 of Figures 1 and 2 is also omitted, so that the input 134 of the circuit 124 is externally connected only to the terminal 18 (via the relatively high value resistor R2). The input 134 is internally connected via the series combination of a semiconductor switch S10 and a resistor R23 to the commoned emitters of the transistors TRI, TR2, and via another semiconductor switch Sil to the Inverting input of a differential amplifier 180. The switches 15 S10 and Sil are operated in antiphase by respective square wave signals of 1:1 mark-space ratio, as will be described hereinafter. The output of the amplifier 180 is connected via respective resistors R24, R25 equal in value to the resistors R21, R22 to its inverting input and to the commoned emitters of the transistors TRI, TR2, while the non-inverting input of the amplifier 180 is connected via the parallel combination of a capacitor CIO and a forward-biassed diode D18 to the zero volt power supply input 140 and via a resistor R26 to the negative power supply input 142.
The collectors of the transistors TRI, TR4 are commoned at 182, while the collectors of the transistors TR2, 3.L tiie noi.nts 1.83* 1.8^the output of the multiplier 160. The points 182, l8i are 6 7 8.J connected via respective equal resistors R27, R28 to one end of a chain of several (e.g. six) series-connected diodes DIO to D15, the other end of the diode chain being connected to the respective bases of a pair of PNP transistors TR5, TR6. The bases of the transistors TR5, TR6 are connected via a resistor R29 to the positive power supply input 138, and the emitters of these transistors are connected to the input 138. The collectors of the transistors TR5, TR6 are connected to the points 182 and 184 respectively.
The points 182, 184 are connected to the inverting and non-inverting inputs respectively of a differential amplifier 186, which inputs constitute the input of the voltage-to-frequency converter 162. The output of the amplifier 186 is negative-feedback connected to its inverting input via a capacitor Cll to form an integrator, and is also connected via a resistor R30 to the input of a voltage level detector 188. The input of the detector 188 is connected via a capacitor C12 to the negative power supply input 142, while theoutput of the detector 188 is connected to the set input of a bistable circuit 190. The setoutput of the bistable circuit 190 is connected to the set input of a clocked bistable circuit 192, whose set output is connected to one input of a two-input AND gate 194. The clock input of the bistable circuit 192 and the reset input of the bistable circuit 190 are connected to receive respective clock signals CL1 and CL2 produced by a clock pulse generator 196, and the other input of the AND gate 194 is connected to receive the clock sic-';’. Shi --U3 t--. cascaded inverters 198, 199. The clock pulse generator includes a crystal controlled oscillator (not shown) having a typical operating frequency of 32768 Hz, and frequency divider and gating circuits (not shown) arranged in a known manner to produce the clock signals CL1 and CL2 at a common frequency, typically 8192 Hz, with waveforms as shown in Figure 4.
The output of the AND gate 194 is connected to the control input or gate of a semiconductor switch S12, which is connected between a negative reference voltage source 200 similar to the source -Vg of Figure 2 and one end of a resistor R31· The other end of the resistor R31 is connected to the base of an NPN transistor TR7, and via a resistor R32 to the zero volt power supply input 140. The resistor R32 is mounted, externally of the circuit 124, in thermal contact with the shunt 20, in place of the resistor Rl of Figures 1 and 2: the circuit 124 is provided with an additional input 218 to permit this. The emitter of the transistor TR7 is connected to the emitter of an NPN transistor TR8, to form yet another emitter-coupled pair, the commoned emitters being connected via a precision resistor R33 to the reference voltage source 200. The base of the transistor TR8 is connected to the zero volt power supply input 140 via a resistor R34 and to the negative power supply input 142 via the series combination of 1 a resistor R35 and an adjustable resistor RV1. The collectors of the transistors TR7, TR8 are connected to the inverting and non-inverting Inputs respectively of the amplifier 186.
The output of the AND gate 194 constitutes the * output «..the .vsltage-to-rrequency converter 162, .arid is connected via a buffer amplifier 202 to the count input 203. of the reversible counter 164. The counter 164 is a 12 bit binary counter of the presettable type, and has an up/down control input 204, a preset input 206, and a set of inputs 208 to which a digital signal representative of a desired presettable count is permanently applied. The counter 164 also has a set of count outputs 210, which are connected to a decoder 212 arranged to produce an output pulse when the counter reaches a predetermined count. The output of the decoder 212 is connected to the set input of a bistable circuit 214, whose reset input is connected to receive an inverted version of the clock signal CLl, e.g. from the inverter 198. The set output of the bistable circuit 214 is connected to the preset input 206 of the counter 164, and constitutes the output 150 of the circuit 124.
The aforementioned antiphase signals for controlling the switches S10, Sil are generated by a circuit 216 comprising a high value resistor R35 (typically 680 K fl) connected between the terminal 18 of the meter 10 and a further input 220 of the circuit 124. The input 220 is connected via a capacitor C13 to the negative power supply input 142, and via the series combination of a resistor ' R36 and a squaring amplifier 222 to the clock input of a clocked bistable circuit 224. The set output of the bistable circuit 224 is connected to the control input of the switchSlO and to the up/down control input 204 of 23 counter 164, while the reset output of this bistable circuit is connected to the control input of the switch Sil and to its set input.
The operation of the circuit 124 is as follows. ’•r Firstly, the squaring amplifier 222 in the circuit 216 produces a square wave signal whose frequency is equal to the frequency of the voltage V between the wires L and N (i.e. equal to the normal line frequency of 50 Hz or 60 Hz).
This square wave signal is applied to and frequency-divided by the bistable circuit 224, which produces at its set and reset outputs respectively antiphase square wave signals of 1:1 markspace ratio and at half the line frequency. These two antiphase signals, which will be assumed to be at 25 Hz, render the switches S10 and Sil alternatively conductive and non-conductive in antiphase, i.e. when the switch S10 is conductive, the switch Sil is not, and vice versa.
The resistor R2 serves to pass a current Iχ which is proportional to the voltage V between the wires L and N and . which constitutes a first input to the variable-transconductance multiplier 160 of the circuit 124. Thus the resistor R2 is operative, via each of the switches S10, Sil in turn, to vary the current flowing in the commoned emitters of the transistors TRI, TR2 by an amount equal to I , the polarity of this current variation being reversed, during each alternate half-cycle of the antiphase square waves for which the switch Sil is conductive, by the unity gain inverting amplifier based upon the amplifier 18C The current variation is effective to vary the transconductance of the transistors TRI, TR2.
The current shunt 20 produces between the points and 32 thereof, as already described, a voltage Vy whose instantaneous-magnitude is proportional to the instantaneous magnitude of the current I flowing in tne wire L. The voltage Vy is also applied to the multiplier 160, between the respective bases of the transistors TRI, TR2· The transistors TRI and TR2 therefore tend to produce an output voltage VQ between their respective collector; (i.e. between the points 182, 184) proportional to the product Vylx- This output voltage would, if the transistors TRI and TR2 were used alone, contain a large and undesirable common-mode component, and the transistors TR2, TR4 are provided to substantially eliminate this common-mode component: they achieve iO this by virtue of the fact that they receive the same input voltage Vy, but their output (i.e. their collectors) is crosscoupled with the output (i.e. the collectors) of the transistors TRI, TR2.
The voltage VQ is algebraically combined at the points 182, 184 with an offset voltage which the transistors TR7, TR3 in the voltage-to-frequency converter 162 tend to produce when the switch S12 is not conductive. This offset voltage is adjusted by means of the variable resistor RV1 to be negative and larger than the normal full scale negative value of V , 2o so that the difference voltage applied to the integrator based on the amplifier 186 (i.e. applied to the input of the converter 162) when the switch S12 is not conductive is always negative. This difference voltage therefore causes the output of the amplifier 186 to ramp positively, at a rate dependent upon its magnitude, to trigger the detector 188.
The detector 188, when triggered, sets the bistable circuit 190, which in turn conditions the bistable circuit 192 to be set by the next rising edge cf the clock signal CLl (indicated uy way of example at A in Figure 4). The bistable circuit 192 /j· enables the AND gate 194, so that the switch S12 is rendered conductive by the same rising edge of the clock signal CLI.
The next rising edge of the clock signal C12, indicated at B in Figure 4, resets the bistable circuit 190, thus conditioning the bistable circuit 192 to be reset by the next rising edge of the clock signal CLI. The resetting of the bistable circuit 192 disables the AND gate 194, thus rendering the switch S12 non-conductive again. The-switch S12 is therefore rendered conductive for a precisely defined time equal to one period of the clock signal CLI.
When the switch S12 Is rendered conductive, it changes the aforementioned pffset voltage produced, by the transistors TR7, TRo by a precisely defined amount sufficient to render the aforementioned difference voltage positive and thereby cause the output of the amplifier 186 to ramp negatively to a level below the detection level of the detector 188. Once the switch'S12 becomes non-conductive again, the sequence of events just described is repeated.
It will be appreciated that the maximum frequency at which the switch S12 can be rendered conductive, i.e. the maximum output frequency of the converter 162, is 8192 Hz.
The variable resistor RV1 is adjusted such that with zero current flowing in the shunt 20, the output frequency of the converter is about half the maximum frequency, i.e. 4096 Hz.
Then, when the current flowing in the shunt is not zero, the resulting voltage VQ which the transistors TRI, TR2 tend to .produce cha^ees the aforementioned difference-voltage by a * . 40784 corresponding amount, so that the frequency of operation of the switch S12 increases or decreases from 4096 Hz in dependence upon whether VQ is negative or positive respectively, and by an amount dependent upon the magnitude of the product V.I. The voltage-to-frequency converter 162 therefore produces at its output (i.e. at the output of the AND gate 194) a pulse signal whose frequency is dependent upon the magnitude of the product V.I.
The pulses of the pulse signal produced by the converter 162 are applied to and counted in the reversible counter 164. It will be recalled that the 25Hz square wave signal which controls the switch Sil also controls the direction of counting of the counter 164, so that the counter counts upwardly when the switch S10 is conductive and downwardly when the switch Sil is conductive. Thus since the switches S10 and Sil also change the polarity of the ratio VQ/V, the number N of pulses supplied to the counter 164 during one period of the 25 Hz square wave signal commencing at a time t^ is given by r. p + 1T Γγ Γ4 +1 1 N = fo + k V.I. dt; - +o - k V.I. dt ϋ Λ J2 £ Jt1 + T/2 J kT N = Σ 'tj+T T 2 (7) which simplifies to V.I.d.t (8) r 1 where: +o is the frequency of the pulses when I =0; T is the period of the 25 Hz square wave signals; and Thus the number of cuises counted.by the counter 16« is proportional to the time integral of the product V.I. 467 8 4 It will be appreciated that the counter 164 has a 12 full house count of 2 , or 4096. However, each time the ./ counter 164 reaches a predetermined count, typically about 7/8th of its full house count (i.e. a count of 3584), the 5 decoder 212 produces an output pulse which resets the counter to its presettable count, which is typically chosen to be about l/8th of its full house count (i.e. a count of 512).
Thus although the counter 164 counts both upwardly and downwardly it can count only upwardly through the predetermined count which produces an output pulse at the output 150, i.e. if it counts Upwardly to a count of 3584 and produces an output pulse, . and then immediately, counts- downwardly, the downward counting will commence from the presettable count of 512. The production of spurious output pulses at the output 150 is thus avoided.
The pulses appearing at the output 150 are counted as described in relation to Figures 1 and 2, their accumulated, total representing the total amount of energy supplied via the wires L and N. 2o? For satisfactory operation of the circuit 124, it is desirable that the characteristics (guch as current gain) of at least the transistors TRI to TR4 and TR7, TR8 be closely matched: however, since the circuit 124 is implemented as a single integrated circuit device as described in relation to the circuit 24 of Figures 1 and 2, this requirement is relatively easily realisable in practice.
The circuit 124 has several important advantages, of·, which the most significant is perhaps the way the thermal drifts and offsets inherent ia the variable-tfansconductanc^ muLtiplier >7 160 incorporated therein are substantially self-cancelling.
Thus, considering equation (7), in the same period of the 25 Hz square wave signal referred to in equation (7), these drifts and offsets can be considered of constant magnitude, so they merely have the effect of changing Jo by a small constant amount: they are thus cancelled out with Jo by the operation of the switches S10, Sil and the corresponding changing of the direction of counting in the counter 164.
Additionally it will be appreciated that the transistor. TR7, TR8 effectively operate as a multiplier, analogous to that formed by the transistors TRI to TR4, to produce a reference signal used to oppose the produce-dependent signal (VQ) produced by the transistors TRI to TR4: thus possible errors due to long term changes, i.e. ageing, in the characteristics of the transistors TRI to TR4 tend to be cancelled by corresponding changes in the characteristics of the transistors TR7, TR8, owing to the aforementioned close matching of the characteristics of these transistors achieved by integrated circuit implementation.
Errors due to temperature variations of the shunt 20 are substantially eliminated by the resistor R32, which, since it is mounted In thermal contact with the shunt and has substantially the same temperature coefficient of resistance,changes the reference feedback signal produced by the transistors TR7, TR8 when the switch S12 is conductive in proportion to the temperatureinduced change in the resistance value of the shunt.
The transistors TR5 and TR6 operate as constant current; sources tc maintain the respective currents flowing into the points 182, 194 from the positive power supply input 138 at substantially constant equal values determined by the mean '►46784 of the respective voltages at these points. However, if desired the transistors TR5, TR6 and their associated biassing circuitry can be replaced by two equal value resistors connected between the input 138 and the points 182, 184 respectively.
Another modification which can be made to the circuit 124 is to eliminate the amplifier 180 and the associated resistors R24-R26 and capacitor CIO, and to connect the output of the switch Sil to the commoned emitters of the transistors TR3, TR4, so that the switches S10, Sil operate to reverse the effective polarity of the current f applied to the multiplier 160. The circuit 124 can also be modified by replacing the converter 162 with an analogue-to-digitdi converter, as described earlier in relation to the circuit 24, in which case the polarity with which the digital signals 3_5 produced by this converter are accumulated in the counter 164 (or other accumulating means) would be periodically reversed by the appropriate 25 Hz square wave signal.
Since the frequency of the square wave signals which control the switches S10, Si f'and the direction of counting of the counter 164 is not critical, another modification which can be made to the circuit 124 is to replace the circuit 621 by a divide-by-256 frequency divider.circuit connected to receive the clock signal CL1 or CL2 from the clock pulse generator 196 and a divide-by-two bistable circuit connected to receive the output of the divide-by-256 circuit. This bistable circuit therefore produces two antiphase 16 Hz square waves which can be used in place of the 25 Hz square waves.
It shquld be noted that the drift cancellation technique described in relation to the circuit 124 can be used with minor modifications in other circuits incorporating multipliers, for example in the circuit 24 of Figure 2.
Figure 3C shows an overload protection circuit which can readily be incorporated in the circuit 124. This overload protection circuit is indicated generally at 230, and comprises a reversible binary counter 232 of the presettable type.
The counter 232 has a count input 234, which is connected to the output of the amplifier 202 of Figure 3B, a preset input 236 connected to the output of a two-input OR gate 238, and a set of inputs 240 to which a digital signal representative of a desired presettable count is permanently applied. The counter 232 also has a set of count outputs 242, which are I® connected to a decoder 244 arranged to produce an output pulse when the counter 232 reaches a predetermined count. The output of the decoder 244 is connected to the set input of a bistable circuit 246, whose set output is connected to one input of the OR gate 238. The other input of the OR gate 238 is connected 2o to receive one of the 25 Hz signals from the circuit 216 of Figure 3B via a divide-by-five frequency divider circuit 247 and pulse shaping circuit 248.
The reset input of the bistable circuit 246 is connected to a suitable voltage source (e.g. the positive power supply rail 138) via a reset push-button 249 accessible from outside the housing 12 of the meter 10, while the set output of this bistable circuit is also connected via a suitable amplifier 250 to an output 252 of the circuit 124. This output 252 is connected tc a circuit-breaker (net shewn) cennected :n the wires 678^ 5ϋ L and N on the consumer's side of the meter 10. This circuit breaker can, if desired, be incorporated in the meter 10, i.e. disposed In the housing 12 in which case the push-button 249 can also serve as the reset button of the circuit breaker. _ In operation, the counter 232 counts the same pulses that are counted by the counter 164 of Figure 3B. However, the counter 232 is reset to its preset count every 200 milliseconds by the 5 Hz pulses derived from the divider circuit 247 and pulse shaping circuit 248, and can thus count continuously foi10 only 200 milliseconds at a time.
The predetermined count at which the decoder 244 produces an output pulse is selected such that the counter 232 does not attain this predetermined count under normal maximum load conditions (i.e. with the maximum permitted load connected to the wires L and N on the consumer's side of the meter 10), but does attain the predetermined count when the normal maximum load conditions are exceeded by a specified amount i.e. when an overload occurs. When such an overload occurs, and the counter 232 therefore attains the predetermined count, the output pulse produced by the decoder 244 is operative to set the bistable circuit 246, which in turn operates the aforementioned circuit-breaker via the amplifier 250 provided for that purpose, thereby cutting off the supply of electrical power to the consumer. The bistable circuit 246 also resets the counter 232 to its preset count via the OR gate 238. Once the cause of the overload has been found and removed, the supply of electrical power can be restored by means of the reset button 249. •ϊ · )1 Figure 5 shows an alternative and simplified power supply for use with the circuit 24 or 124-, In the power supply of Figure 5, the terminal 18 is not connected directly to the reference or neutral wire N, but is connected to one end of a relatively low value resistor R40 whose other end is connected directly to the wire N at a terminal 118. A surge limiting device 260 constituted by a varistor or v oltage sensitive resistor of the ZnO type, is connected between the terminal 18 and the terminal 14, and limits the voltage between these two terminals, typically to a maximum value of about 600 volts.
The terminal 18 is connected, via a capacitor C20 andtwc oppositely-directed zener diodes Z3, Z4 in series, to the terminal 14, the zener diodes serving to limit the amplitude of the AC voltage at the junction J between the capacitor C20 15 and the zener diodes to a low value, typically about 8 volts.
The junction J is connected to the terminal 14 via the series combination of a diode D20 and a capacitor C21, and via the series combination of a diode D21 and a capacitor C22, the diodes D20 and D21 being oppositely directed. A positive DC power supply voltage +Vg of about +7 volts is therefore produced at the cathode of the diode D20, while a negative DC power supply voltage -V of about -7 volts is produced at the anode of the diode D21.
The electronic watthour meter of Figures 6 and 7 is indicated generally at TOg in Figure 6, and is similar in many respects to the meter 10 of Figure 1. Additionally, the meter lOg incorporates an integrated electronic circuit 124g similar to the circuit 124 of Figures 3A and 3C. Consequently, in the description of Figures 6 and 7 which follows, elements corresponding to elements of Figures 1 and 3 will bear corresponding references, and only the points of difference will be described in detail.
In the meter lOg of Figure 6, the input 126 of the circuit 124g is connected to the terminal 16 via a low-value resistor R60, and to the input 134 via another resistor R62, while the input 130 is connected to the terminal 14. The input 134 of the circuit 124g, instead of being directly connected to the junction 36 between the resistors R2 and R3, is connected thereto via a variable resistor RV10.- The end of the resistor R2 remote frcm the junction 36 is connected to the terminal 18, which is connected in turn to the terminal 118 via a resistor R64 and to the terminal 16 via a surge limiting varistor 502 of the ZnO type.
The terminal 18 is connected via resistors R65, R66 and a capacitor C30 in series.to the anode of a diode D30 and to the ; cathode of a diode D31. A further surge-limiting varistor 504 of the ZnO type is connected between the terminal 16 and the junction between'' the resistor R65 and the capacitor C30. The cathode of the diode D30 and the anode of the di ode-031 are both connected to the terminal 16 via respective parallel combinations of a zener diode and a smoothing capacitor, Z6 with C31, and il with C32, and thus respectively constitute positive and negative power supply points, with respect to the terminal 16: as such, they and the terminal 16 are respectively connected to the positive, negative and zero power supply inputs 138, 142 and 140 of the circuit 124g.
The cathode of the diode 030 is also connected, via a lightemitting diode 508 and a solenoid coil 510 respectively, to an auxiliary output 512, and the output 150 of the circuit 124g. The .solenoid coil 510 forms part of a conventional solenoid-operated totalising counter 516 of the kind used in telephone billing meters.
The circuit 124g also has a pair of inputs 520, 521 between which’is connected a crystal 518 forming part of the clock 196 within '1 'f J the circuit 124g, a pair of inputs 522, 523 between which is connected the capacitor Cll of the voltage-to-frequency converter 162, and a pair of inputs 524, 525 between which is connected the variable resistor RV1 of the converter 162.
The circuit 124g is shown in more detail in Figure 7, in which the variable-transconductance multiplier, the voltage-tofrequency converter and the reversible counter are again indicated by the references 160, 162 and 164 respectively.
In the multiplier 160 (Figure 7A), the switches S10, Sil and their associated circuitry in the circuit 124 of Figure 3 (which switches and associated circuitry periodically reverse the polarity of the multiplier input signal representative of the voltage V between the wires L and N) are replaced by a chopper circuit comprising four transistors TRll to TRI4, each having its collector connected to the zero volt power supply input 140. The bases of the transistors TRll, TRI3 are connected te-a common point 530 via respective resistors R70, R71, while the bases of the transistors TR12, TR14 are connected to a common point 532 via respective resistors R72, R73. The emitters of the transistors TRll, TR14 are connected via equal value resistors .2q R74, R75 to the input 134 of the circuit 124g, and, via two further resistors R75, R77 equal in value to the resistors R74, R75, to respective chopper output points 534, 536. The emitters of the transistors TR12, TR13 are connected to the points 534 and 536 respectively via equal resistors R78, R79 whose common value is 1.5 times that of the common value of the resistors R74 to R77.
The chopper output points 534, 536 are connected to the bases of respective transistors TRI5, TR16, whose collectors are connected to the positive power supply input 138, and whose emitters are connected to the bases of respective transistors TRI7, TR18. The collectors of the transistors TRI7, TR18 are respectively connected to the commoned emitters of the transistors TRI, TR2 and to the commoned emitters of the transistors TR3, TR4, while their emitters are connected via resistors R80, R81, equal in value to the resistors R74 to R77, to the collector of a transistor TR19. The transistor TR19 J4 has its emitter connected to the negative reference voltage source 200, and is arranged to operate as a constant current source by means of a resistor RS2 connected between its base and the zero volt supply input l-ίο and a transistor TR20 connected as a diode (i.e. with its collector and base commoned) between the base and emitter of the transistor TR'9. The resistors R21, R22 of the circuit 124 of Figure 3 are omitted from the circuit 124g.
The transistors TR5, TR6 of the circuit 124 of Figure 3, and their associated circuitry, are replaced by two resistors R82, R83 connected from the points 182, 184 respectively to the positive power supply input 138 and two resistors R84, R85 connected from the points 182, 184 respectively to the zero volt power supply input 140.
In the voltage-to-frequency converter 162, the switch S12 is replaced by a transistor switch TR21, the resistor R35 is omitted and the variable resistor RV1 is connected in series with another transistor switch TR22 between the base of the transistor TR8 and the negative reference voltage source 200. Additionally, and as shown in Figure 7B, the ANO gate 194 and inverters 198, 199 are omitted, and the clock signal CL1 is applied to the reset .input of the bistable circuit 192. The Q output of the bistable circuit 192 now constitutes the output of the converter 162 and is therefore connected back to the base of the transistor switch TR21. The Q output of the bistable circuit 192 is also connected to one input of a two-input AND gate 540, whose output is connected to the base of the transistor switch TR22.
The output of the voltage-to-frequency converter 162 (Figure 7BJ js connected to one input of an EXCLUSIVE-OR gate 542, whose other input is connected to the output of a two-input AND gate 544. The AND gate 544 is connected to receive the clock signal CLl and a 4096 Hz clock signal produced by frequency dividing the clock signal CL1 by two in a bistable circuit 546. The output of the EXCLUSIVE-OR gate 542 is connected to one input of a two-input AND gate 548, whose other input is connected to receive the clock signal CL2. The output of the ANO gate 543 (5 connected to the count ,= iopat 203 of the ceuofcgv 164.
The counter 164 is an eight bit counter, so that its full house count is two hundred and fifty six: its presettable count, determined by the signals at its inputs 208, is sixty four. The decoder 212 has a first output 550 at which it produces an output signal when the count in the counter 164 reaches two hundred and forty while counting upwardly, and a second output 552 at which it produces an output signal when the count in the counter 164 reaches two while counting downwardly. The output 550 is connected to the bistable circuit 214, while the output 552 is connected lo to one input of a two-input OR gate 554. The other input and the output of the OR gate 554 are respectively connected to the Q output of . the bistable circuit 214 and to the preset input 206 of the counter 164.
The Q output of the bistable circuit 214 is also connected· to the count input of a simple five bit binary counter 556. The counter 556 has a main output 558 at which it produces an output .. signal when it reaches a count of sixteen, and an auxiliary output 560 (actually the output of its first binary stage) at which it produces an output signal at half the frequency of the signal applied to its count input. .The output 560 is connected via an amplifier 562 to the output 512 of the circuit 124g. The output 558 is connected to the set input of a bistable circuit 564, whose reset input is connected to receive the clock signal CET. The Q output of the bistable circuit 564 is connected to the reset input of the counter 556, and to the set output of a bistable circuit 566 whose Q output is connected to the set input of a bistable circuit 568.
The set output of the bistable circuit 568 is connected to the other input of the AND gate 540,to the reset'input of the bistable circuit 565 and. to one input of a two-input AND gate 570. The clock . input of the bistable circuit 568, and the o&ier input of the AND gate 570, are connected to receive an 8 Hz square wave reference signal, as will hereinafter become apparent, while the output of the AND gate 570 is connected via an amplifier 572 to the output 150 of the circuit 124g.
The antiphase signals for controlling the chopper circuit based on the transistors TR11 to TR14 (one of which signals, it will be recalled, also controls fctacwiting direction of the counter 1641 ϊ are generated from the 4096 Hz square wave signal at the 7 output of the bistable circuit 546 by way of a divide-by-256 frequency divider circuit 574. The output of the divider circuit 574 is connected to the clock input of a bistable circuit 576 and, via an inverter 577, to the reset input of a bistable circuit 580. The set and reset inputs of the bistable circuit 576 are respectively connected to receive a permanent logic level 1 signal and a clock signal CUT, this latter merely being an inverted version of the basic 32768 Hz clock signal ’ from which the clock signals CL1 and CL2 are generated within the clock pulse generator 196.
The. Q output of the bistable circuit 576 is connected to the respective clock inputs of a bistable circuit 578 and the bistable circuit 580, while the Q output of the bistable circuit 578 is connected to one input of a two input NAND gate 581. The If output of the bistable circuit 578 is connected back to its set intput, and to both the clock input of the bistable circuit 568 and the other input of the AND gate 570.
The output of the NAND- gate 581 is connected to the set input of the bistable circuit 580, whose 0 output is connected to the clock input of a bistable circuit 582. The other input of the NAND gate 581 is connected to the output of an EXCLUSIVE-OR gate-584, whose two inputs are connected to the respective outputs of.two further EXCLUSIVE-OR gates 585, 586. The four inputs of the gates 585, 586 are connected to the respective outputs of the four least significant bits of the counter 164.
The aforementioned antiphase chopper control signals are produced at the Q and outputs of the bistable circuit 582, which outputs are therefore connected to the points 530 and 532 respectively of Figure 7A_ The Q output of the bistable circuit 582 is also connected to one input of-an EXCLUSIVE-OR gate 588, whose other input is connected to the output of the AND gate 544 and whose output is connected to the up/down control input 204 of the counter 164.
· -J ί The principle of operation of the circuit 124g of Figure 7, and. therefore of the meter lOg of Figure 6, is basically similar to that of the circuit 124 of Figure 3 and the meter of Figure 1, so again only the significant points of difference will be explained in detail.
The resistors R60 and R62 connected between the terminal 16 and the input 134 of the circuit 124g, with their junction connected to the input 12c, serve to offset the current-representative input voltage between the inputs 126r 130 very slightly, such that with no power being supplied via the wires L and N, the circuitT24g receives input signals indicative of a very low level negative or reverse power. The counter 164 therefore tends to count downwardly very slowly, but whenever its count decreases to two, the decoder 212 resets it to its preset count of sixty-four. It will De appreciated that this arrangement ensures, that when no power is being supplied via the wires L and N, even for prolonged periods, there is no possibility of the circuit 124g producing output pulses to augment · the count in the totalisator 516.
The effect of the slight offset produced by the resistors R60, R62 when power is being supplied via the wires L and N is compensated during calibration by adjustment of the variable resistors RV10 and RV1.
In the chopper circuit based on the transistors TR11 to TR14, the anti-phase square wave signals applied at the points 530 and 532, whose generation will be described hereinafter, are operative first to. render the transistors TR11, TR13 conductive* and the transistors TR12, TR14 non-conductive, and then vice-versa, in alternation and at 8Hz. Thus a voltage V*, representative of the voltage V between the wires L and N, appears alternately at the points 534 and 536, and is therefore applied alternately to the respective bases of the transistors TR15 and TR16. It will be noted that the source impedance presented to the base of each of the transistors TR15, TR16 is constant, irrespective of which pair of fife transistors.
TR11 to TR14 is conductive, owing to the choice of the relative values of the resistors R7d to R79.
The transistors TR15 to TRI8, together with the transistors TR19, TR20, form a differential amplifier, the points 534 and 536 constituting the differential inouts of the amplifier: thus the voltage V(. has its effective polarity reversed as it is switched between the points 534, 536 and in either case, is operative to vary the respective currents flowing at the commoned emitters of the transistor pairs TRI, TR2 and TR3, TR4 in opposite senses, i.e. in antiphase.
The arrangement of the chopper based on the transistors TR11 to TR 14 and the differential amplifier based, on the transistors TR15 to TR20 further reduces undesired common mode signals at the points 182, 184, which is one of the factors permitting the transistors TR5, TR6 of the circuit 124'Of Figure 3 to be omitted from the circuit 124g.
At high values of the power supplied via the wires .L and N, the error curve for the circuit 124 of Figure 3 shews a slight tendency to negative-error values'(lower power measurement). This is corrected in the circuit 124g by switching the transistor TR22 in addition'to the transistor TR21, thus effectively reducing the reference signal produced by the transistors TR7, TR8 to oppose the output signal of the transistor pairs TRI, TR2 and TR3, TR.4. The transistor TR22 is 2o controlled via the AND gate 540, which 'is enabled each time an output pulse is produced by the counter 556.for precisely one period of, and in synchronism with, the-aforementioned. 8 Hz reference signal applied to the bistable circuit 568: thus the higher the measured power, the more often the AND gate 540 is enabled.
Under certain circumstances, the output frequency of the voltage-to-frequency converter 162 can behave as if it has become locked to a submultiple of the clock frequency. At zero power, this can sometimes result in fairly rapid drift in the count in the counter 164, for example when an up-counting period systematically includes one pulse more or less than the following down-counting period. Although it can be shown that in the long term, errors due to this locking phenomenon cancel out, in the short term they can possibly cause problems, for example during calibration. To avoid these problems, the phase of the antiphase chopper control signaTs, and of the up/down control signal for the counter 164, is reversed on a pseudo-random basis each time the parity of the four,least significant,bits of the counter'164 changes, as detected by the EXCLUSIVE-OR gates 584 to 586.
More specifically, the bistable-circuit 546, the divider circuit 574, and the bistable circuits’576 co-operate to frequency divide the clock signal CLl to produce at the Q output of the bistable circuit 576 a 16 Hz signal. - This 16 Hz signal is applied to the bistable circuits 578 and 580, the former producing two antiphase versions of the 8 Hz square wa’ve reference signal mentioned earlier and the latter producing at its Q output either a 16 Hz signal or an 8 Hz signal, in dependence upon the output of the NAND gate 581. , The output of the NAND gate 581 depends·, in turn on the output of the EXCLUSIVE-OR gate 584.
Each transition from 16 Hz to 8 Hz and vice versa is synchronised with the 8 Hz signal of the bistable circuit 578. The signal at the Q output of the bistable circuit 580 is frequency divided by two by the bistable circuit 582 to produce the two anti-phase chopper control signals at its Q and φ outputs. It will be appreciated that aforementioned transitions between 16 Hz and 8 Hz at the clock input of the bistable circuit 582 result in phase reversals between the signals at its Q and (J outputs.
In order to reduce the maximum possible change in the count in the counter 164 during a continuous period of up-or down-counting, a fixed frequency of 4096 Hz is subtracted from the frequency of the pulses produced by the voltage-to-frequency converter 162. This is achieved by means of the AND gate 544 and the EXCLUSIVE-OR gate 542.
The former .co-operates with the bistable circuit 546 to produce a 4096 Hz pulse train of which the pulses are coincident with the CLl clock pulses, as are the possible pulses produced by the converter 162. The gate 542 operates to: (a) produce an output pulse if the converter 162 produces a pylSe io tne interval between two consecutive pu’ses Wn» 4096 Hz pulse crain; (b) produce no output pulse if the converter 162 produces a pulse which is simultaneous with a pulse of the 4096 Hz pulse train; and (c) produce an output pulse in response to each pulse of the 4096 Hz pulse train which is not coincident with an output pulse from the converter 162.
The EXCLUSIVE-OR gate 588 ensures that pulses produced in accordance with (a) are counted upwardly in the counter 164, while pulses produced in accordance with (c) are counted lo downwardly. Thus with zero power being supplied via the wires L and N, the count in the counter 164 alternately increases and decreases by one bit.
As already indicated, the decoder 212 produces an output signal when the count in the counter 164 increases to two hundred' 15 and forty, which output signal is operative via the bistable circuit 214 to increment the count in the counter 556. The counter 556 in turn produces respective output signals at its outputs 560, 558 for each second and sixteenth output signal from the decoder 212. The former of the signals produced by the counter 2o 556 has a maximum frequency of about 10 Hz, and is operative via the amplifier 562 and the auxiliary output 512 of the circuit 124, to energise the light-emitting diode 508 (Figure 6), so as to provide a visual indication that power is being supplied via the wires L and N and is also being measured by the meter lOg.
The latter of the signals from the counter 556 is operative via the bistable circuits 564, 566, 568, the AND gate 570 and the amplifier 572, to produce at the output 150 of the circuit 124g output pulses of 62.5 milliseconds duration synchronised with the 8 Hz square wave reference signal produced at the IJ output of the bistable circuit 578, which output pulses increment the count of the totalising.counter 516 of Figure 6. -4146784 / * The circuit 124g can readily be made bi-directional, that is capable of measuring power being supplied in either direction via a pair of wires such as the wires L and N. As already mentioned, the counter 164 counts downwardly when the direction in which the power is being supplied reverses. It can therefore easily be arranged that if the decoder 212 produces two successive signals at its output 552 in less than a predetermined time interval, indicating reverse power much greater than the apparent reverse power due to the small offset produced by the resistors R60, R62, a switching logic circuit connects the if output of the bistable circuit 582 to the gate 588 in the place of the Q output, thereby reversing the phase of the signal at the up/down control input 204 of the counter 154.
The electronic watthour meter of Figure 8 is indicated generally at 10a, and is shown connected in a three-phase electrical power distribution circuit consisting of three live wires Ll to L3, one for each phase, and a neutral or reference wire N: as earlier, the power supplier and consumer are assumed to be to the left ana right respectively of the meter IQa, as viewed in Figure 8, and elements of the meter 10a corresponding to elements of the meter 20 of Figures 1 and 2 are given the same references as were used in Figures 1 and 2, but with appropriate suffices such as a, b or c.
The meter 10a comprises a housing (not shown) which is of similar construction to the housing 12 and which contains three pairs of terminals 14a and 16a, 14b and 16b and 14c and 16c, each pair being series connected in a respective one of the wires Ll to L3, and a further terminal 18a connected to the wire N. Three current shunts 20a, 20b and 20c, all substantially identical to the shunt 20, are series connected between the terminals of respective ones of the pairs, e.g. the shunt 20a is connected between the terminals 14a and 16a, and three electronic circuits 24a, 24b, 24c, substantially identical to the circuit 24, are associated with respective ones of these shunts in a manner exactly analogous to that described in relation to Figures 1 and 2 for the shunt and the circuit 24. Respective voltage dividers, each comprising a pair of resistors such as R2a and R3a, are connected between the terminal 18a and respective ones of the terminals 14a, 14b, 14c, the junction of each voltage divider being connected to the appropriate input of its respective one Of the circuits 24a, 24b, 24c. Each of the resistors R2a, R2b, R2c has a relatively high value, typically at least 100 times that of the corresponding resistor R3a, R3b or R3c. Each of the circuits 24a, 24b 24c has a respective power supply 25a, 25b or 25c substantially identical to the power supply of the circuit 24, the respective relatively high value resistors R6a, R6b, 3§c of these newer suoplies all being connected to the terminal 18a.
The meter 10a also comprises a thyristor Tla, a stepping motor 52a and a totalising counter 54a substantially identical to those of Figure 1 The thyristor Tla and stepping motor 52a can be effectively series connected between the wire N and any one of the wires LI to L3, with the anode of the thyristor being effectively connected to that one of the wires: by way of example they are shown connected between the wires N and LI, with the anode of the thyristor connected to the wire LI at the terminal 14a.
The respective overflow outputs of the reversible Counters within the circuits 24b , 24c are connected to respective light sources 100 and 101, which typically comprise light-emitting diodes (although it should be noted that the term light is to be understood herein to include infra-red radiation). The light sources 100 and 101 are Optically coupled by respective fibre optics 102 and 103 to respective lightsensitive devices'104, 105, whose respective outputs are connected to two Inputs of a three-input anti-coincidence circuit 106. The third input of the circuit 106 is connected to the overflow output of the reversible counter in the circuit 24a, while the output of the circuit 106 is connected to the gate of the thyrister Tla. The light sources 100 and 101 derive the power supply or supplies necessary for their operation from the respective power supplies of the circuits 24b and 24c respectively, while the devices 104, 105 and the circuit 106 derive their power supply or supplies from the power supply of the ctc-euu.fc 24a. '16 7 8 4 In operation, each of the circuits 24a, 24b, 24c operate in a manner exactly analogous to that described with reference to Figures 1 and 2, to produce at the overflow output of its respective reversible counter a pulse train whose pulse rate is related as also described hereinbefore to the product of the voltage between the respective one of the wires Ll, L2, L3 and the wire N and the current flowing in that one of the wires.
The respective pulse trains from the circuits 24a, 24b, 24c are transmitted to the anti-coincidence circuit 106, that from the circuit 24a being transmitted directly and those from the circuits 24b and 24c being transmitted via the isolating optical couplings based on the fibre optics 102 and 103 respectively.
The circuit 106 interleaves the individual pulses of the three pulse trains', to ensure that all the pulses are counted by the totalising counter 54a. The totalising counter 54a thus indicates the total amount of electrical energy supplied to the consumer by means of the four wires Ll, L2, L3 and N.
Since each of the circuits 24a, 24b and 24c is connected to and floats electrically on its respective one of the wires Ll, L2 and L3, it is protected from voltage transients in a manner exactly analogous to that already described in relation to the circuit 24 of Figures 1 and 2. The use of the optical couplings based on the fibre optics 102 and 103 ensures that the respective pulse trains produced by the circuits 24a, 24b and 24c can be combined for counting without significantly reducing the high degree of electrical isolation between these Circuits.; it aLso enables the crrcuits to be physically Separated from each ether within the housing 12a. thus reducing possible interactions, e.g. of magnetic fields, and results in a relatively simple mechanical assembly.
In a more general case of an electrical power distribution circuit of N wires, where N>2, the basic 5 . requirements of the meter are (N-l) pairs of current terminals associated with (N-l) of the wires, (N-l) current shunts each connected between the current terminals of a respective pair, a further terminal connected to the Nth wire, (N-l) resistive potential dividers each connected between the further terminal and a selected current terminal of a respective pair, (N-l) circuits similar to the circuit 24, and (N-2) isolating couplings for coupling (N-2) of the circuits to the common output stage of thyristor, stepping motor and totalising counter.
Several modifications can be made to the meter 10a of Figure 8. For example, the possible modifications of the circuit 24 of Figures 1 and 2 can also be effected in the circuits 24a, 24b and 24c of Figure 8. Additionally, each of the circuits 24a, 24b, 24c could, if desired, derive Its power supply between its respective one of the wires LI, L2 and L3 and any other wire, xvhile the thyristor Tla and the stepping motor 52a can be effectively series connected between any pair of the xtfires LI, L2, L3 and N: however, if the anode of the thyristor is connected to the wire N, another optical coupling must be provided. Further, the stepping motor 52a and the thyristor Tla can be modified or replaced as described in relation to the meter 10 of Figures 1 and 2. Finally, the circuit; 2La, 2bb, 2-ic can be replaced by tircuits identical ---- to the circuit 124, 124g of Figures 3 and 7 respectively, while the power supplies of the circuits 24a, 24b, 24c can be replaced by power supplies identical to that shown in Figure 5.
The electronic watthour meter of Figure 9 is Indicated generally at 10b, and is shown connected in a two-phase electrical power distribution circuit consisting of two live wires LI and L2 and a neutral wire N. The respective alternating voltages of the wires LI and L2 with respect to the wire N are substantially equal in magnitude, typically 110 volts, and there is a 180° phase difference between them. Again , the power supplier and consumer are assumed to be to the left and right respectively of the meter 10b as viewed in Figure9 . Additionally, elements similar to those of earlier figures have again been given similar references, but with appropriate suffices.
The meter 10b comprises a housing (not shown) which is of similar construction to the housing 12 of Figure 1 and which contains two pairs of terminals l4d and 16d, I4e and 16e, each pair being series connected in a respective one of the wires LI and L2. Two current shunts, 20d and 20e, both substantially identical to the shunt 20, are series connected between the respective pair of terminals 14d, 16d and 14e, 16e. The meter 10b also includes an electronic circuit 124a substantially identical to the circuit 124 of Figure 3: in particular, the circuit 124a has inputs and an output having the same references as were used in relation to Figure 3, but with the suffix a .
An isolating voltage transformer 300, having a primary winding 302 and a secondary winding 304 with a 1:1 turns ratio, has its primary winding 302 connected between the points 28e and th·? shunt Τ1?o second3tv vi.ndi’vi — h-33 4 connected to - the point 28d of the shunt 20d and its other end connected to the input 126a of the circuit 124a. The point 32d of the shunt 20d is connected to the input 130a of the circuit 124a.
The power supply inputs 138a, 140a and 142a of the circuit 124a are connected to a power supply 306 identical to that shown in Figure 5, the resistor R40 and the zero volt power supply rail of this power supply 306 being connected to the terminals 14e and 14d respectively.
The input 134a of the circuit 124a is connected via a high value resistor R2d to the terminal 18 within the power supply 306, while the output 150a of the circuit 124a is connected to a thyristor, stepping motor and totalising counter (not shown) arranged substantially as described in relation to Figure 1.
In operation, the current shunt 20d produces between the points 28d and 32d thereof a voltage whose instantaneous magnitude is proportional to the current flowing in the wire LI, while the current shunt 20e produces a voltage 7^2 similarly related to the current flowing in the wire L2.
An isolated copy of the voltage Vy2 iS produced across the secondary winding 304 of the transformer 300 and summed with the voltage Vy^ to produce a voltage Vsu|n proportional to the sum of the currents and between the inputs 126a and 130a of the circuit 124a. The secondary winding 304 of the transformer 300 is connected so that the polarity of this isolated csov cf the voltage V„n has the same polarity as the ί'ΰ It will be noted that no connection between the meter 10b and the neutral wire N is necessary. However, if desired, either the resistor R2d alone, cr the resistor R40, can be connected to a terminal connected to the wire N, so that Ιχ is proportional to rather than the sum of and Several other modifications can be made to the meter 10b of Figure 9. For example, the circuit 124a can be replaced by a circuit similar to the circuit 24 of Figures 1 and 2 or the circuit 124g of Figure 7, while the power supply can be replaced by one similar to that of Figure 1. Additionally, the thyristor, stepping motor and totalising counter can again be modified or replaced as described in relation to the meter 10 of Figures 1 and 2.
The electronic watthour meter of Figure 10 is indicated generally at 10c, and is shown connected in an electrical power distribution circuit consisting of a live wire L and a neutral or reference wire N (e.g. the distribution circuit of Figure 1). Again, the electrical power supplier and consumer are assumed to be to the left and right respectively of the meter, as viewed in Figure 10, and elements corresponding to elements of earlier figures voltage so that the voltage Vsun) is proportional to-the sum of the absolute magnitudes or moduli, of the currents and The resistor R2d passes a currentΤχ proportional 5 to the sum of the respective voltages and of the wires LI and L2 with respect to the wire N.
The circuit 124a operates, in a manner exactly analogous to that described in relation to the circuit -124 of Figure 3, to produce an output representative of the time 10 integral of the product of the signals V sum and which product is proportional to (V^ + + However, since the voltages V^and are equal and have an 180° phase difference, + ~ 2V^ = 21^: thus the product (V^ + Vf) (^1^2) is also proportional to the power, + ' supplied to the consumer via the wires LI, L2 and N, since + ^2^2. ~ + ~ ^2^1 + ^2^’ ^he meter 10b therefore produces an indication of the total amount of electrical energy supplied to the consumer via the wires LI, L2 and N.
The aforementioned high transient voltages, which may occur between the wires LI and L2, do not have the same effect Λ __on the isolating voltage transformer 300 as they do on the isolating current transformers of the prior art. This is because the generation of dangerously high voltages across the secondary winding 304 of the transformer 300 is substantially prevented by the fact that this secondary winding is effectively shortcircuited by the very low resistance constituted by the shunt 20e connected across its primary wincing 202. have been given corresponding references with appropriate suffices.
The meter 10c comprises a housing (not shown) of similar construction to the housing 12 of Figure 1, the housing containing a pair of current terminals I4f and 16f series connected in the live wire L and a terminal 118f connected to the neutral wire N. A shunt 20f, substantially identical to the shunt 20 of Figure 1, is series connected between the terminals 14f, I6f, the points 28f and 32f of this shunt being la connected to the inputs 126b and 130b respectively of a circuit 124b substantially identical to the circuit 124 of Figure 3.
The power supply inputs 138b, 140b and 142b of the circuit 124b are connected to a power supply 400 identical to that of Figure 5, while the Input 134b of the circuit 124b is connected to the terminal 18 within the power supply 400 via a high value resistor R2f.
The output 150b of the circuit 124b is selectively connectable by means of a change-over switch 402, to either of two similar registers 404, 406, which are implemented using 2o magnetic bubble memory or MNOS storage techniques. Thus the output pulses appearing at the output 150b increment the _ contents of either the register 404 or the register 406, in dependence upon the position of the switch 402.
Each of the registers 404, 406 is connected to a 25 respective multi-digit display of the seven segment LED or LCD type (not shown), which is arranged to display the contents of Its respective register either continuously or briefly in response to Che operation of a button or switch (not shown) aocessiole trom the exterior of the housing of the meter 10c. 467 8 4 ίο However, if desired, a single display can be provided, successive operations of the aforementioned button or switch being arranged to cause this display to display the respective contents of the registers 404, 406 sequentially.
The registers 404, 406 and their associated display or displays derive their required power supply voltages from the power supply 400, the connections for achieving this having been omitted from Figure 10 for the sake of simplicity.
The switch 402 forms part of a remotely-controllable relay 408 of the kind which operates in response to coded control signals superimposed upon the normal alternating power voltage between the wires L and N, such relays being referred to in the art as. ripple control relays. The relay 408 is also in contained witty the housing of the meter 10c, and is substantially identical (except as specified hereinafter) to the relay described and claimed in U.K. Patent No. 1598813, entitled Remotely Controllable Relays” and filed on 16th May 1977 under Applicants' reference number 72 - 629 . Thus the relay 408 comprises circuitry'410 identical to that described in U.K Patent No. 1598313 except that: (a) the DC power supply is omitted, and the power supply 400 is used in place thereof, the circuitry 410 having power supply inputs 414 and 416 connected to the power supply 400; and (b) the 32768 Hz oscillator (reference 56 of Figure 5 of U.K Patent No. 1598813 is. omitted, and a substantially identical aforementioned clock, pulse generator of the circuit 124b, is used in place thereof: this, oscillator is indicated at 412 in Figure 10, and has an output which is connected to an input 418 of the relay 5 circuitry 410 (as well as to the circuit 124b).
It will be appreciated that at least the crystal of tiie oscillator 412 is in any case external to the integrated circuit portion of the circuit 124b, so that practically no modification of the circuit 124b is necessitated by the inclusion of the relay 408 in the meter 10c.
The circuit 124b and the relay circuitry 410 thus have a common housing, a common power supply and a common timing oscillator, which represents a significant cost saving.
The relay circuitry 410 has an input 420 connected 15 via a relatively high value resitor R50 to the terminal 18 within the power supply 400, for receiving the aforementioned coded control signals, and two outputs 422, 424 connected to the respective gates of two thyristors T10, Til.
------ The respective anodes of the thyristors T10 and Til _ connected 20 via respective current-limiting resistors R51, R52 to the terminal 18 within the power supply 400, are also connected to each other via a relay coil 426 which controls the position of the switch 402. The respective cathodes of the thyristors T10 and Til are connected to the zero volt power supply rail of the power supply 400.
In operation, the circuit 124b operates in a manner exactly analogous to that described earlier in to Fi sure 3. ar.d, assi’-ming the s'-d tch 4-02 to be in the position^illustrated in Figure 8, the contents of the —register 404 represent the total amount of electrical energy. supplied via the wires L and N to the consumer. However, if it is desired to differentiate, for example, between electrical energy consumed at peak hours and electrical energy consumed, at off-peak hours, e.g. so that the consumer can be billed at different rates for the electrical energy consumed at these different times, then appropriate coded control signals are transmitted over the wires L and N to operate the switch 402 of the relay 408 at the appropriate times, the way in which the relay 408 operates in response to these coded signals being described in detail in U.K. Patent No. 1593613. Thus if the registers 404, 406 are used to record electrical energy consumption at peak hours and off-peak hours respectively, and peak hours are defined, for example, as 0600 hours to 1800 hours, then a coded signal to operative/change the position of the switch 402 from its illustrated position is transmitted each day at 1800 hours, and a different coded signal, operative to restore the switch 402 to the illustrated position, is transmitted each day at 0600 hours. Obviously, these times are exemplary only, and 2q can be changed at will. In this case, the sum of the respective contents of the registers 404, 406 represents the total amount of electrical energy supplied via the wires L and N to the consumer.
The relay 408 has been simplified for the purpose of clarity in relation to the relay of ϋ.Κ. Patent No. 1598813. Thus, in addition to the modifications relating to the power supply and oscillator already mentioned, the relay 400, in practice, incorporates two ON-OFF switches r3---r t.-.a.n cnc rhange-over switch 402, each ,:f these ON-CFF switches being controlled by a respective coil and pair of thyristors arranged as shown in Figure 10, Also, a further stage of surge protection circuitry (resistor 404 and varistor 405 of Figure 4 of u.K. Patent No. 1598813 is normally included.
Several modifications can be made to the relay 10c of Figure io. For example, any convenient form.of ripple control relay can be used in place of the relay 408.
Additionally, the power supply 400 can be replaced by a power supply of the kind shown in Figure 1, while the circuit 124b can be replaced by a circuit similar to the circuit 24 of Figures 1 and 2-or the_circuit 124g of Figure 7. Moreover, the registers 404 and 406 and their associated display or displays can be replaced by a suitable stepping motor and totalising counter configuration of the kind described in relation to Figure 1.
Although the various embodiments of electronic devices in accordance with the present invention have been described herein principally with reference to their use in electronic watthour meters, their use is not restricted to such applications. Thus electronic devices in accordance with the invention may also form the basis of overload protection circuits, of the kind described in relation to Figure 3c, for connection in electrical power distribution circuits, or of other kinds of meters, e.g. demand meters, for connection in such distribution circuits: in the demand meter context, it will be appreciated that the circuit of Figure 3c can be readily adapted to produce an indication whether the average power over 5 oreoaterrirei tima iiiarval nas evcseied a given lavei.
Attention is directed to Patent from which the present patent has been divided, and to UK Patent No. 1603649.

Claims (4)

CLAIMS.-1. An electronic circuit for producing an output signal representative of the time integral of the product of two input signals, the circuit comprising : 5 a multiplier for receiving and multiplying together the two input signals to produce a signal dependent upon the product of the two input signals; a converter circuit arranged to convert the productdependent signal to a digital signal representative of the magnitude 10 of the product-dependent signal; means for accumulating said digital signals so as to produce said output signal; and means for repetitively and simultaneously reversing the effective polarity of one of the input signals and the polarity 15 with which said digital signals are accumulated so as to substantially reduce errors in said output signal due to drift in the multiplier.
1. ·· ί 46784 SS ΐΛ 15. A circuit os claimed in claim 2 and any one of claims 8 to 14, comprising means for increasing the gain of the signat-fo-frequency converter at higher rates of increase of said output signal so as to compensate for non-linearity in the characteristic of the variable-transconductance 5 multiplier at said higher rates. / .16. A circuit as claimed in claim 15 and claim 11 .wherein said gainincreasing means comprises means far reducing the effective magnitude of the reference signal . .17. A circuit as claimed in any one of claims 1 to 16, wherein the 10 reversing means operates such that the average duration of the periods for which said reversing takes place is substantially equal to the average duration of the periods for which said reversing does not fake place. 18. A circuit as claimed in claim 17, wherein the reversing means includes control means for generating at least one square wave signal for controlling 15 said polarity reversals, and means for repetitively changing the phase of the or each square wave signal by ISO 0 on a substantially random basts. 19 r A circuit as claimed in claim 18 and either of claims 9 and 10, wherein said counter is a binary counter, and comprising means for sensing the parity of a selected number of the least significant bits in said counter and for effecting 20 sold phase changes in response to changes in the sensed parity. 20. An electronic watthour meter adapted for connection in an electrical power distribution circuit of at (east two wires, said meter Including an electronic circuit in accordance with any one of claims 1 tp 19,means for producing a signal representative of the current flawing in one of said wires and means for 25 producing a signal representative of the voltage between said wires, said
2. A circuit as claimed in claim 1, wherein the multiplier comprises a variable-transconductance multiplier. ( < j 5
3. A circuit as claimed in claim 2, wherein said variable-fransconductance multiplier comprises an emitter-coupled pair of transistors arranged to receive the first signal as a voltage between the respective bases of the transistors and the second signal in a form which varies the respective emitter currents 5 of the transistors, whereby to produce said product-dependent signal between the respective collectors of the transistors, 4. A circuit as claimed in claim 3, wherein said variable-transconductance multiplier further comprises a second emitter-coupled pair of transistors, also arranged to receive the first signal as a voltage between the respective bases 10 of the transistors, the collectors of the transistors of the second pair being cross-coupled with the collectors of the transistors of the first mentioned pair, whereby to substantially reduce an undesired common-mode component which may be present in said product-dependent signal, 5. A circuit as claimed in claim 3 or claim 4, wherein the variable 15 transconducfance multiplier comprises a third emitter-coupled pair of transistors arranged to maintain the respective mean currents at the collectors of the transistors of the firstmentioned pair at substantially equal values determined by a voltage approximately midway between the respective voltages at the collectors of the transistors of the firstmentioned pair, 20 . 6. A circuit as claimed in any one of claims 3 to 5, wherein the reversing means is arranged to reverse the effective polarity of said second signal. 7. A circuit as claimed in any one of claims I to 6« wherein the converter circuit comprises an analague-io-digital converter arranged to repetitivelyconvert the product-dependent signal to a digital signal at uniformly temporally spaced times. I . 8. A circuit os claimed in any one of claims 1-to 6, wherein the converter circuit comprises a signal-to-frequency converter arranged to . Jf convert the product-dependent signal to a pulse signal whose pulse rate is dependent upon the magnitude of the product-dependent signal. 9. A circuit as claimed in claim 8,, wherein the accumulating means comprises a reversible counter connected to receive and count the pulses of the pulse signal, 10. A circuit as claimed in claim 9, wherein the reversible counter is of the presettable type, and includes means responsive to a predetermined count therein to produce an output pulse which resets the counter to a preset count, said preset count being greater than zero and said predetermined count being greater than said preset count but less than the lull house count of the counter, said output pulses constituting said output signal. 11. A circuit as claimed in any one of claims 8 to 10, wherein the signal-to-frequency converter comprises a source of an offset signal whose magnitude is selected such that the sum of the offset signal and the productdependent signal is monopolar, an integrator connected to receive and integrate the sum of the off-set signal and the product-dependent signal, whereby the output of the integrator ramps towards a predetermined level, a detector responsive to the output of the Integrator to produce a control signal when the output of the integrator reaches said predetermined level, and a reference source responsive 0. 4 6 7 8 4 to soid contTol signal to combine a reference signal of determined magnitude end duration with the sum of the offset signal and the product-dependent signal, in opposition thereto, whereby the output of the integrator ramps back through said predetermined level. 5 12. A circuit as claimed in claimll and any one of claims 3 to 6, wherein the offset signal source and the reference signal source together include a further emitter-coupled pair of transistors, the respective collectors of said further pair being connected to respective ones of the collectors of the firstmentioned pair of transistors, the respective emitters of said further pair being resistivefy 1q coupled to a reference voltage source, the base of one transistor of the further pair being biassed from said reference voltage source, and the base of the other transistor of the further pair being biassed from an offset voltage source. . 13, A circuit as claimed in claim 12, wherein the integrator comprises a differential amplifier having a capacitance negative-feedback connected 15 between its output and its inverting input, the inverting and non-inverting inputs of the amplifier being connected to respective ones of the collectors of the transistors of the firstmentioned pair. 14. A circuit as claimed in any one of claims Π to 13, wherein the signal-to-frequency converter includes a clock pulse generator arranged to 2q produce clock pulses at a predetermined frequency and gating means connected to receive said clock pulses and said control signal in such a manner that said reference signal is applied to the integrator during time intervals whose duration is equal to and substantially coincident with respective clock pulse periods.
4. 6 7 8 4 j 1 i electronic circuit being arranged to receive said current-and-voltage representative signals as said first and second signals respectively.
IE1662/82A 1977-05-16 1978-05-15 Electronic circuits for producing an output signal related to the integral of the product of two input signals IE46784B1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
GB20564/77A GB1603648A (en) 1977-05-16 1977-05-16 Electronic devices for producing an output signal related to electrical power
IE972/78A IE46783B1 (en) 1977-05-16 1978-05-15 Electronic devices for producing an output signal related to electrical power

Publications (2)

Publication Number Publication Date
IE821662L IE821662L (en) 1978-11-16
IE46784B1 true IE46784B1 (en) 1983-09-21

Family

ID=26254744

Family Applications (1)

Application Number Title Priority Date Filing Date
IE1662/82A IE46784B1 (en) 1977-05-16 1978-05-15 Electronic circuits for producing an output signal related to the integral of the product of two input signals

Country Status (1)

Country Link
IE (1) IE46784B1 (en)

Also Published As

Publication number Publication date
IE821662L (en) 1978-11-16

Similar Documents

Publication Publication Date Title
US4500973A (en) Electronic devices
US3938316A (en) Temperature compensated electronic timepiece
US3843872A (en) Temperature measuring equipment with polynomeal synthesis
US4853620A (en) Circuit arrangement comprising multiplier circuits to find the sum of electrical power outputs for application in multi-phase electricity meters
CN103323642A (en) Internal self-check resistance bridge and method
US3999370A (en) Temperature compensated electronic timepiece
WO1993017347A1 (en) Method and apparatus for measuring voltage
IE46784B1 (en) Electronic circuits for producing an output signal related to the integral of the product of two input signals
CA1145849A (en) Electronic watthour meter
GB2197083A (en) Electric power measuring devices
US5198751A (en) Reactive volt-ampere-hour meter
GB1603650A (en) Electronic circuits for producing an output signal related to the integral of the product of two input signals
CA1142229A (en) Electronic watthour meter
GB1603649A (en) Electronic devices for producing an output signal related to electrical power
US4165485A (en) Electronic watt-hour meter
JPS5827445B2 (en) Analog ↓-digital converter
DE2531922A1 (en) ELECTRONIC CALCULATOR FOR HEAT METERING SYSTEMS
SU705360A1 (en) Digital central frequency meter
SU801173A1 (en) Device for protecting multiphase electric installation from asymmetric operating modes
SU690326A1 (en) Temperature-measuring device
SU606114A1 (en) Multichannel temperature measuring device
SU1018235A1 (en) Multichannel analog/digital converter
RU2075755C1 (en) Electronic active energy meter
JPH03258025A (en) Semiconductor integrated circuit
SU738150A1 (en) Follow-up analogue-digital converter

Legal Events

Date Code Title Description
MK9A Patent expired