GB1603649A - Electronic devices for producing an output signal related to electrical power - Google Patents

Electronic devices for producing an output signal related to electrical power Download PDF

Info

Publication number
GB1603649A
GB1603649A GB3920580A GB3920580A GB1603649A GB 1603649 A GB1603649 A GB 1603649A GB 3920580 A GB3920580 A GB 3920580A GB 3920580 A GB3920580 A GB 3920580A GB 1603649 A GB1603649 A GB 1603649A
Authority
GB
United Kingdom
Prior art keywords
circuit
voltage
signal
output
electronic
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired
Application number
GB3920580A
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Safran Data Systems SAS
Original Assignee
Enertec SA
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Enertec SA filed Critical Enertec SA
Priority to GB3920580A priority Critical patent/GB1603649A/en
Publication of GB1603649A publication Critical patent/GB1603649A/en
Expired legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R21/00Arrangements for measuring electric power or power factor
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R21/00Arrangements for measuring electric power or power factor
    • G01R21/127Arrangements for measuring electric power or power factor by using pulse modulation

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Measurement Of Current Or Voltage (AREA)

Description

(54) ELECTRONIC DEVICES FOR PRODUCING AN OUTPUT SIGNAL RELATED TO ELECTRICAL POWER (71) We, ENERTEC, formerly known as LASCO, a French body corporate, of 12 Place des Etats-Unis, 92120 MONTROUGE, France, do hereby declare the invention, for which we pray that a patent may be granted to us, and the method by which it is to be performed, to be particularly described in and by the following statement: This invention relates to electronic devices adapted to be connected to electrical power distribution circuits for producing an output signal related to the power supplied by an electrical power supplier to an electrical power consumer via the distribution circuit, and is more particularly but not exclusively concerned with such devices for use in watthour meters in domestic electrical power distribution circuits.
A typical domestic electrical power distribution circuit comprises two or more wires, one of which may be regarded as a reference wire, the voltage between the or each other wire and the reference wire typically being at least 100 volts AC. Frequently, but not necessarily, the reference wire is either connected directly to earth or has its voltage with respect to earth maintained at a predetermined low value, typically +5 or +10 volts: in such a case, the reference wire is usually referred to as the neutral wire, and the other wire or wires are usually referred to as the live wire or wires. However, regardless of whether or not the voltage of the reference wire with respect to earth is maintained equal or close to zero, the voltage of the or each other wire with respect to earth is typically at least 100-volts AC.
There have been several prior art proposals for electronic watthour meters for connection in such domestic electrical power distribution circuits, to measure the amount of electrical energy supplied to a domestic consumer. Considering first the simple case of a two-wire distribution circuit, in most of these prior art proposals the voltage between the reference wire and the other wire and the current flowing in the other wire are both sensed by suitable sensing means, and the product of the sensed current and the sensed voltage is formed and integrated with respect to time in an electronic circuit. If neither of the two wires has its voltage with respect to earth maintained equal or close to zero, it does not matter in which of the two wires the current is sensed. However, if one of the wires does have its voltage with respect to earth so maintained, then it must be the current in the other wire which is sensed, in order to avoid measurement errors due to accidental or deliberate incorrect earth connections to the distribution circuit on the consumer's side of the meter. Thus in either case, the wire in which the current is sensed is at a substantial voltage, typically not less than 100 volts AC, with respect to earth.
In all of the aforementioned prior art proposals, it has been conventional practice to earth or substantially earth the electronic circuit, i.e. to maintain the voltage between one of the power supply rails of the electronic circuit and earth equal or close to zero. This is normally achieved by using an isolating transformer, having its primary winding connected between the two wires and its secondary winding earthed or substantially earthed, to generate the power supply voltage or voltages for the electronic circuit. However, this practice has the result that the current sensing means, since it is connected in a wire whose voltage with respect to earth is typically at least 100 volts, must be, or include, an isolating current transformer, and the voltage sensing means usually also is or includes an isolating transformer. These isolating transformers not only contribute appreciably to the overall cost of the meter, but also suffer from the disadvantage that they typically have significant primary-to-secondary capacitance. This capacitance presents a relatively low impedance to the very high transient voltages, often several kilovolts in magnitude, which frequently appear between the wires of such electrical power distribution circuits, so that the transient voltages are applied, substantially unattenuated, to the electronic circuit. The electronic circuit must therefore include suitable protection circuitry to protect it from these transients, which protection circuitry further adds to the cost of the meter. As a result, it is extremely difficult to produce an electronic watthour meter, particularly one suitable for use in a domestic distribution circuit, at a cost comparable with that of a conventional electromechanical watthour meter of equivalent measurement capability, and at the present time, substantially all watthour meters for connection in domestic distribution circuits are of the conventional electro-mechanical type.
Prior art proposals for electronic watthour meters for connection in electrical power distribution circuits of three or more wires typically involve the use of a single electronic circuit, which is earthed or substantially earthed and which is connected to receive signals representative of the respective currents flowing in (N-1) of the wires, where N is the number of wires, via respective isolating current transformers: they are therefore subject of disadvantages very similar to those discussed in the preceding paragraph, for substantially analogous reasons.
It is therefore an object of the present invention to provide electronic devices suitable for use in electronic watthour meters to alleviate the disadvantages of the aforemention prior art proposals.
According to one aspect of the present invention, therefore, there is provided an electronic device adapted to be connected in a multi-wire A.C. electrical power distribution circuit, for producing an output signal related to the power supplied by an electrical power supplier to an electrical power consumer via said distribution circuit, said distribution circuit including at least one live wire, the device including: at least one pair of current terminals, for series connection in said live wire; current sensing means connected between said pair of current terminals, for producing a signal representative of the current flowing in said live wire; voltage sensing means for producing a signal representative of the voltage between said live wire and another wire of the distribution circuit; an electronic circuit connected to receive the current-representative signal and the voltage-representative signal, said electronic circuit including means for producing said output signal in response to said current- and voltage-representative signals; and a D.C. power supply for said electronic circuit; wherein the current sensing means comprises a shunt series connected between said pair of current terminals, the voltage sensing means comprises a relatively high value resistance connected between the electronic circuit and a further terminal adapted to be connected to said other wire, a substantial part of the electronic circuit is implemented as an integrated circuit on a common substrate and the DC power supply is adapted to be coupled between the live wire and another wire of the distribution circuit and is arranged to produce a DC output with respect to the live wire.
Thus, in use, the electronic circuit is connected to and "floats" electrically on the first wire, which in all electrical power distribution circuits is the or a live wire, i.e. a wire whose voltage is typically at least 100 volts AC with respect to earth. Since the first wire is the wire in which the current sensing means is series connected, it is unlikely that the aforementioned very high transient voltages between the lines will produce in the current sensing means signals which are sufficiently large to damage the electronic circuit.
According to another aspect of the invention, there is provided an electronic device designed for service installation in an A.C. utility power line having at least one live wire carrying a voltage typically of at least 100 volts relative to ground or to a neutral wire and including a shunt for said live wire to develop a low-voltage intput signal representing the live-wire current where the shunt is connected, said device comprising a semiconductor based electronic circuit associated with said shunt, said electronic circuit including a function circuit responsive to the current input signal from said shunt to provide an output signal functionally dependent on line power transmitted past the shunt, and further including all semiconductor components necessary to derive from the power line any input used by the function circuit to produce said output signal, a power supply circuit having an output connection to said electronic circuit for supplying thereto D.C. current within circuit operating voltage limits, and means for effecting a connection of said power supply and said electronic circuit to the power line which relates the power supply output to the live wire where the shunt is connected, electrically to float said electronic circuit substantially at the live-wire voltage, whereby the electronic circuit and its semiconductor components are effectively protected from signal surges in the power line.
Thus, in use, the electronic circuit is again connected to and "floats" electrically on a live wire, thereby reducing the effects of the aforementioned transient voltages in a manner substantially analogous to that described earlier.
The invention will now be described, by way of example only, with reference to the accompanying drawings, of which: Figure 1 is a diagrammatic representation of an electronic watthour meter in accordance with the present invention, for connection in a two-wire electrical power distribution circuit; Figure 2 is a simplified circuit diagram of the electronic circuitry of the meter of Figure 1; Figure 3 (made up of Figure 3A and 3B) is a circuit diagram of an alternative embodiment of the electronic circuitry of the meter of Figure 1; Figure 3C shows an additional circuit which can be incorporated in the circuitry of Figure 3; Figure 4 is an explanatory diagram showing the electrical waveforms of two signals employed in the circuitry of Figure 3; Figure 5 is a circuit diagram of an alternative power supply for use in the meter of Figure 1; Figure 6 is a diagrammatic representation of another embodiment of the meter of Figure 1, also in accordance with the invention; Figure 7 (made up of Figures 7A and 7B) is a circuit diagram of the electronic circuitry of the meter of Figure 6; Figure 8 is a block circuit diagram of the electronic circuitry of another electronic watthour meter in accordance with the present invention, for connection in an electrical power distribution circuit of more than two wires.
Figure 9 is a simplified circuit diagram of part of the circuitry of an electronic watthour meter in accordance with the present invention, for use in a three-wire two-phase electrical power distribution circuit; and Figure 10 is a simplified circuit diagram of an electronic watthour meter in accordance with the present invention, incorporating a remotely controllable relay.
The electronic watthour meter illustrated in Figure 1 is indicated generally at 10, and is shown connected in a domestic electrical power distribution circuit consisting of a live wire L, which may typically have a voltage of at least 100 volts AC with respect to earth, and a neutral or reference wire N, whose voltage with respect to earth is typically (but not necessarily) maintained at less than 110 volts by the electrical power supplier. The electrical power supplier's power generation installation will be assumed to be connected to the left hand ends of the wires L and N, as viewed in Figure 1, while the electrical power consumer's installation will be assumed to be connected to the right hand ends of the wires L and N.
The meter 10 comprises a housing 12 made from an electrically insulating material, e.g. a suitable plastics material, the housing 12 containing a pair of terminals 14, 16 which are series connected in the live wire L and a third terminal 18 which is connected to the neutral wire N. A metallic current shunt 20 is series connected between the terminals 14 and 16, so that all the current flowing in the live wire L passes through this shunt. The shunt 20 is substantially rectangular in shape and contains a substantially rectangular central opening in which is mounted an electronic circuit 24. The circuit 24 is implemented as a single integrated circuit device on a common substrate by known large scale integration (LSI) techniques, and constitutes the majority of the components of an electronic multiplier, a voltage-to-frequency converter and a reversible counter as will be described in more detail hereinafter. For simplicity, those components of the circuit 24 which are not integrated (e.g. capacitors) are not illustrated in Figure 1.
The circuit 24 has a first input 26 connected, via a temperature compensation resistor R1 mounted in intimate thermal contact with the shunt 20, to a point 28 near the end of the shunt 20 connected to the terminal 16, and a second input 30 connected to a point 32 near the other end of the shunt (i.e. the end connected to the terminal 14). The position of the points 28, 32 is selected such that the resistance of the portion of the shunt 20 between them has a value which will result in the generation of a known voltage, typically about 5 millivolts, when a known current, typically 20 amps, is flowing in the live wire L.
The circuit 24 also has a third input 34 connected to the junction 36 between two resistors R2 and R3, which are series connected between the terminals 18 and 14 to form a potential divider. The resistor R2 connected to the terminal 18 typically has at least 100 times the value of the resistor R3, so that the voltage generated between the junction 36 and the terminal 14 is at most a few volts AC, and typically about one volt AC.
Additionally, the circuit 24 has positive, zero and negative power supply inputs 38, 40 and 42, the input 40 being connected to the terminal 14. The inputs 38 and 42 are connected to the terminal 14 by respective oppositely directed zener diodes Z1, Z2, and via respective resistors R4 and R5 to respective circuit points 44, 46. The circuit points 44, 46 are connected via respective smoothing capacitors C1 and C2 to the terminal 14, and via respective oppositely directed diodes D1 and D2 to a common point 48. A further resistor R6 connects the common point 48 to the terminal 18.
Finally, the circuit 24 has an output 50 connected to the control input or gate of a thyristor T1, which is connected in series with a stepping motor 52 between the terminals 18 and 14. The stepping motor 52 is drivingly connected via step-down gearing (not shown) of suitable ratio, to a conventional totalising counter 54, of the kind comprising a plurality of coaxial indicator wheels: these wheels are geared together, and each bears around its periphery the digits 0 to 9, an indicated number composed of a respective digit of each wheel being visible from outside the housing 12 through a window (not shown) provided in the housing.
Turning now to Figure 2, which is a circuit diagram of the circuit 24, the aforementioned multiplier, voltage-to-frequency converter and reversible counter of the circuit 24 are indicated generally at 60, 62 and 64 respectively.
The multiplier 60 includes a differential amplifier 66 whose non-inverting and inverting inputs constitute the inputs 26 and 30 respectively of the circuit 24. A pair of oppositely directed diodes D3, D4 are connected in parallel between the inputs 26, 30, and a resistor R7 is negative-feedback connected between the output of the amplifier 66 and the input 26.
The output of the amplifier 66 is connected via the series combination of a first semiconductor switching device S1 and a summing resistor R8 to the summing point of a summing amplifier 68, and via the series combination of a unity gain inverting amplifier 70, a second semiconductor switching device S2 and a summing resistor R9 to the summing point of the amplifier 68. The resistors R8 and R9 are equal in value. A resistor R10 is negative-feedback connected between the output and the summing point of the amplifier 68, the output of the amplifier 68 constituting the output of the multiplier 60.
The multiplier 60 also includes a high gain inverting amplifier 72, whose input is connected to the third input 34 of the circuit 24 via a resistor R11. The input of the amplifier 72 is also connected via the series combination of a resistor R12 and a semiconductor switch S3 to a positive reference voltage source +VR and via the series combination of a resistor R13 and a semiconductor switch S4 to a negative reference voltage source VR. The reference voltage sources can be implemented in any convenient way, for example as described in UK Patent Application No. 46868/74 (Serial No. 1527718), and the reference voltages they produce are equal in magnitude, as are the values of the resistors R12 and R13. Two oppositely directed diodes D5 and D6 are connected in parallel between the input of the amplifier 72 and the zero power supply input 40. Additionally, a capacitor C3 is negative-feedback connected between the output and the input of the amplifier 72, which thus operates as an integrator.
The output of the amplifier 72 is connected to the respective inputs of two voltage level detectors 76 and 78, having voltage thresholds +V1 and -V1 which are equal in magnitude but opposite in polarity. The respective outputs of the detectors 76, 78 are connected to the set and reset inputs of a bistable circuit 79, whose set output controls the switches S1 and S3 and whose reset output controls the switches S2 and S4.
The voltage-to-frequency converter 62 comprises a high gain inverting amplifier 80 whose input is connected to the output of the multiplier 60 (i.e. to the output of the amplifier 68) via a resistor R14. The input of the amplifier 80 is connected to the voltage source +VR via the series combination of a resistor R15 and a semiconductor switch S5, and to the voltage source VR via the series combination of a resistor R16 and a semiconductor switch S6. A capacitor C4 is negative-feedback connected between the output and the input of the amplifier 80, which thus also operates as an integrator.
The output of the amplifier 80 is connected to the respective inputs of positive and negative voltage level detectors 82, 84 substantially identical to the detectors 76 and 78. The respective outputs of the detectors 82, 84 are connected to the respective set inputs of two bistable circuits 86, 88, each of which has a clock input connected to the output of a clock pulse generator 92 (e.g. a crystal-controlled oscillator) and also has its set output coupled to its reset input. The respective set outputs of the bistable circuits 86, 88 are connected to control the switches S5 and S6 respectively, and together constitute the output of the voltage-to-frequency converter 62.
The respective set outputs of the bistable circuits 86, 88 are connected to the up-count and down-count inputs respectively of the reversible counter 64, which has an overflow output which constitutes the output 50 of the circuit 24.
In operation, and referring initially to Figure 2, the potential divider constituted by the resistors R2, R3 produces at its junction 36 a voltage Vx whose instantaneous magnitude is proportional to the instantaneous magnitude of the voltage V between the wires L and N, and this voltage Vx is applied to the multiplier 60. Within the multiplier 60, the voltage Vx is applied to and integrated by the integrator based upon the amplifier 72. The combination of this integrator with the detectors 76 and 78, the bistable circuit 79, the switches S3 and S4, and the reference voltage sources +VR and VR operates as an oscillator. which, when the voltage Vx is zero, produces at the set and reset outputs of the bistable circuit 79 respective square waves of 1:1 mark-space ratio. The reference voltages of the sources +VR and VR are chosen to be greater than the greatest normally expected magnitude of the voltage Vx, and the time constant of the integrator is selected so that the frequency of the square waves is much greater than the frequency of the voltage Vx (which is of course at the normal line frequency of 50 Hz or 60 Hz): typically the square waves may have a frequency of about 10 K Hz. Thus when the voltage Vx is positive, the switch S4 must close for longer than the switch S3 to maintain equilibrium, while when the voltage Vx is negative, the switch S3 must close for longer than the switch S4 to maintain equilibrium, i.e. the respective mark-space ratios of the two square wave signals change in opposite directions in dependence upon the magnitude and polarity of the voltage Vx. Mathematically, VXT+VR(T - t)-V,t = 0 (1) where T is the period of the square waves and t is the time for which the switch S4 is closed during the period T. Re-arranging equation (1) gives: t/T = (Va+VX)/2VR (2) and 1 - t/T = (VRVx)I2VR (3) The current shunt 20 produces between the points 28 and 32 thereof a voltage Vy whose instantaneous magnitude is proportional to the instantaneous magnitude of the current I flowing in the wire L. This voltage Vy is also applied to the multiplier 60, within which it is inverted and amplified by the amplifier 66. The inverted and amplified voltage produced by the amplifier 66 is effectively multiplied by 1 - t/T by the switch S1, and is inverted again and effectively multiplied by tlT by the switch S2, the voltages resulting from these multiplications being summed with inversion by the summing amplifier 68. The output voltage Vz produced by the amplifier 68 is therefore proportional to Vy(Vk + VX)I2VVy(VR VX)/2VR (4) which simplifies to VxVv (5) Thus the output voltage Vz, which is also the output of the multiplier 60, is proportional to V.I, the product of the voltage between the wires L and N and the current flowing in the wire L. It will be appreciated that the multiplier 60 operates as a four-quadrant multiplier.
The voltage Vz is applied to the voltage-to-frequency converter 62, within which it is integrated by the integrator based upon the amplifier 80. If the voltage Vz is negative (indicating that the product V.I is positive), the output of the amplifier 80 ramps positively at a rate dependent upon the magnitude of the output voltage, and triggers the detector 82.
The immediately succeeding clock pulse from the generator 92 sets the bistable circuit 86, thus closing the switch S5 to connect the positive reference voltage source +VR to the integrator. The next succeeding clock pulse resets the bistable circuit 86, so that the source +VR is in fact connected to the integrator for exactly one period of the clock pulses produced by the generator 92. The precisely defined amount of charge thus supplied to the integrator in this period is arranged to be sufficient to cause the output of the integrator to ramp back below the detection level of the detector 82. The sequence of events just described is then repeated, at a frequency proportional to the magnitude of the voltage Vz.
If the voltage Vz is positive, which can occur for portions of each cycle of the voltage V when there is a 90" phase difference between the voltage V and the current I, a sequence of events exactly analogous to that described for negative values of Vz takes place repeatedly, but this time under the influence of the detector 84, the bistable circuit 88 and the negative reference voltage source VR.
Thus the bistable circuit 86 produces at its set output a first pulse train whose pulse rate is proportional to the magnitude of the product V.I when this product is positive, while the bistable circuit 88 produces at its set output a second pulse train whose pulse rate is proportional to the product V.I when this product is negative. The normal maximum value of these pulse rates is arranged to be about 10 K Hz.
The first and second pulse trains are applied to the up-count and down-count inputs respectively of the reversible counter 64, where they are effectively integrated with respect to time. Each time the counter 64 counts up to a predetermined count, typically of the order 104, it produces at its overflow output an overflow pulse which is applied to the thyristor T1 of Figure 1. The duration of the overflow pulse is arranged to be between one period and half a period of the voltage V, to ensure that the thyristor is rendered conductive and thus causes the stepping motor 52 to turn by a single angular step. The stepping motor 52 drives the indicator wheels of the counter 54, via the aforementioned step-down gearing, so that the counter 54 effectively continues the integration with respect to time commenced in the counter 64 and thus indicates the total amount of electrical energy supplied via the wires L and N to the consumer.
It will be appreciated that the multiplier 60, the voltage-to-frequency converter 62 and the counter 64 of Figure 2 derive the DC power supply voltages required for their operation from the inputs 38, 40 and 42 of the circuit 24: the precise details of the connections of most of the individual elements of the multiplier 60, the converter 62 and the counter 64 to the inputs 38, 40 and 42 are not shown in Figure 2 for the sake of simplicity, but some such connections are shown by way of example, The respective supply voltages at the inputs 38, 40 and 42 are generated from the voltage V between the wires L and N, as can be seen in Figure 1, by the power supply circuit constituted by the resistor R6, the diodes D1 and D2, the smoothing capacitors C1 and C2, the resistors R4 and R5, and the voltage stabilising zener diodes Z1 and Z2, and are typically about +5 volts, 0 volts and -5 volts with respect to the terminal 14 (and therefore with respect to the wire L).
Thus the circuit 24 is directly connected to and "floats" electrically on the wire L.
Since the total current required for the operation of the circuit 24 is relatively low, the resistor R6 is of relatively high value, and as already mentioned, the resistor R2 is also of relatively high value. Thus any large magnitude voltage transients appearing between the wires L and N are substantially attenuated, before they reach the circuit 24, by these two resistors, which as a further precaution are of a form having low stray capacitance. The circuit 24 is further protected from these voltage transients by being mounted on the shunt 20, since the shunt is a relatively large piece of metal of low resistance in which the generation of high voltages is unlikely. Nevertheless, as a precaution against the possibility of current surges in the shunt 20, the inputs to the amplifier 66 of the circuit 24 are protected by the clamping effect of the diodes D3 and D4 (Figure 2). Similarly, the input to the amplifier 72 is protected both by the resistor R11 and by the clamping effect of the diodes D5 and D6. These various means for protecting the circuit 24 from the effects of voltage transients do not add significantly to the overall manufacturing cost of the meter 10.
In use, the temperature of the shunt, and therefore its resistance, may vary, and the temperature-compensating resistor R1 serves to correct the errors this temperature variation would otherwise cause. Thus the resistor R1 is selected to have substantially the same temperature coefficient of resistance as the shunt 20, and, since it is in thermal contact with the shunt, follows the temperature variations of the shunt. The ratio R/R1, where R is the resistance of the portion of the shunt 20 between the points 28 and 32, is therefore substantially temperature independent. Since the voltage Vy is given by Vy = IR, the voltage Vsy at the output of the amplifier 66 is given by V'y = I.R.R7/R1 (6) and is thus also substantially temperature independent.
It will be noted that since all the components of the meter 10 are effectively connected between the terminal 18 and the terminal 14, the latter terminal being on the supplier's, rather than the consumer's side, of the meter, the operating current consumed by the meter itself does not pass through the shunt 20 and therefore has no effect on the indications produced by the meter. However, in many applications the operating current consumed by the meter itself is insignificantly small. In this case, the power supply for the circuit 24 can be connected to any point between the current terminals 14, 16, i.e. connected to one of these current terminals via a corresponding portion of the shunt 20. This is particularly true as the voltage across the shunt will typically be very small (a few millivolts) compared with the voltage between the live wire L and the neutral wire N (typically at least 100 volts) and also compared with the power supply voltage (typically about 10 volts).
Several modifications can be made to the meter 10 of Figures 1 and 2. For example, the shunt 20 in the wire L can be replaced by a current-sensing transformer, since with the circuit 24 also being connected to the wire L, the aforementioned transient voltages would not appear between the primary and secondary of this transformer. Further, the stepping motor 52 and thyristor T1 can be replaced by a piezoelectric member arranged to be flexed by each pulse produced at the output 50, the counter 54 being arranged to be driven by this flexing: such an arrangement is described in more detail in French patent application No.
76.21224, filed 12th July, 1976 and published under No. 2358709.
Alternatively, the thyristor T1, the stepping motor 52 and the counter 54 can be replaced by an electronic counter or register of the type which retains its contents unchanged when its power supply is temporarily removed, e.g. a counter or register using magnetic bubble memory or MNOS storage techniques, and an electronic multi-digit display, e.g. of the seven segment LCD or LED type, connected to display the contents of the counter or register.
Additionally, the power supply for the circuit 24 can take any other convenient transformerless form, for example a form involving the generation of only one power supply voltage with respect to the terminal 14 and wire L. This would of course necessitate some corresponding modifications to the circuit 24. The circuit 24 can also be modified by replacing the voltage-to-frequency converter 62 with an analogue-to-digital converter, arranged to sample the voltage Vz at a predetermined rate and to add the digital signals resulting from these samples into the counter 64 (or other accumulating means) algebraically.
Figure 3 shows an alternative embodiment of the circuit 24 of Figures 1 and 2, this alternative embodiment being indicated generally at 124. The circuit 124 comprises a multiplier 160, a voltage-to-frequency converter 162 and a reversible counter 164 arranged in a manner analogous to that used for the multiplier 60, converter 62 and counter 64 of the circuit 24, and has inputs 126, 130, 134, 138, 140, 142 and an output 150 which respectively correspond to the inputs 26, 30, 34, 38, 40, 42 and output 50 of the circuit 24: however, the circuit 124 is connected in the meter 10 in a slightly different manner, as will become apparent hereinafter.
The multiplier 160 is of the variable-transconductance type, and comprises first and second emitter-coupled pairs of NPN transistors TR1, TR2 and TR3, TR4 respectively. The bases of the transistors TR1, TR3 are commoned, and are connected to the input 130 of the circuit 124, while the bases of the transistors TR2, TR4 are also commoned, and are connected to the input 126. The inputs 126 and 130 are directly connected to the points 28 and 32 respectively of the shunt 20, the resistor R1 of Figure 1 being omitted.
The commoned emitters of the transistors TR1, TR2 and of the transistors TR3, TR4 are connected via respective equal resistors R21, R22 to the negative power supply input 142.
The resistor R3 of Figures 1 and 2 is also omitted, so that the input 134 of the circuit 124 is externally connected only to the terminal 18 (via the relatively high value resistor R2). The input 134 is internally connected via the series combination of a semiconductor switch S10 and a resistor R23 to the commoned emitters of the transistors TR1, TR2, and via another semiconductor switch S11 to the inverting input of a differential amplifier 180. The switches S10 and S11 are operated in antiphase by respective square wave signals of 1:1 mark-space ratio, as will be described hereinafter. The output of the amplifier 180 is connected via respective resistors R24, R25 equal in value to the resistors R21, R22 to its inverting input and to the commoned emitters of the transistors TR1, TR2, while the non-inverting input of the amplifier 180 is connected via the parallel combination of a capacitor C10 and a forward-biassed diode D18 to the zero volt power supply input 140 and via a resistor R26 to the negative power supply input 142.
The collectors of the transistors TR1, TR4 are commoned at 182, while the collectors of the transistors TR2, TR3 are commoned at 184, the points 182, 184 constituting the output of the multiplier 160. The points 182,184 are connected via respective equal resistors R27, R28 to one end of a chain of several (e.g. six) series-connected diodes D10 to D15, the other end of the diode chain being connected to the respective bases of a pair of PNP transistors TR5, TR6. The bases of the transistors TR5, TR6 are connected via a resistor R29 to the positive power supply input 138, and the emitters of these transistors are connected to the input 138. The collectors of the transistors TR5, TR6 are connected to the points 182 and 184 respectively.
The points 182, 184 are connected to the inverting and non-inverting inputs respectively of a differential amplifier 186, which inputs constitute the input of the voltage-to-frequency converter 162. The output of the amplifier 186 is negative-feedback connected to its inverting input via a capacitor Cli to form an integrator, and is also connected via a resistor R30 to the input of a voltage level detector 188. The input of the detector 188 is connected via a capacitor C12 to the negative power supply input 142, while the output of the detector 188 is connected to the set input of a bistable circuit 190. The set output of the bistable circuit 190 is connected to the set input of a clocked bistable circuit 192, whose set output is connected to one input of a two-input AND gate 194. The clock input of the bistable circuit 192 and the reset input of the bistable circuit 190 are connected to receive respective clock signals CL1 and CL2 produced by a clock pulse generator 196, and the other input of the AND gate 194 is connected to receive the clock signal CLl via two cascaded inverters 198, 199. The clock pulse generator includes a crystal controlled oscillator (not shown) having a typical operating frequency of 32768 Hz, and frequency divider and gating circuits (not shown) arranged in a known manner to produce the clock signals CLi and CL2 at a common frequency, typically 8192 Hz, with waveforms as shown in Figure 4.
The output of the AND gate 194 is connected to the control input or gate of a semiconductor switch S12, which is connected between a negative reference voltage source 200 similar to the source VR of Figure 2 and one end of a resistor R31. The other end of the resistor R31 is connected to the base of an NPN transistor TR7, and via a resistor R32 to the zero volt power supply input 140. The resistor R32 is mounted, externally of the circuit 124. in thermal contact with the shunt 20, in place of the resistor Rl of Figures 1 and 2: the circuit 124 is provided with an additional input 218 to permit this. The emitter of the transistor TR7 is connected to the emitter of an NPN transistor TR8, to form yet another emitter-coupled pair, the commoned emitters being connected via a precision resistor R33 to the reference voltage source 200. The base of the transistor TR8 is connected to the zero volt power supply input 140 via a resistor R34 and to the negative power supply input 142 via the series combination of a resistor R35 and an adjustable resistor RV1. The collectors of the transistors TR7, TR8 are connected to the inverting and non-inverting inputs respectively of the amplifier 186.
The output of the AND gate 194 constitutes the output of the voltage-to-frequency converter 162, and is connected via a buffer amplifier 202 to the count input 2()3 of the reversible counter 164. The counter 164 is a 12 bit binary counter of the presettable type, and has an up/down control input 204, a preset input 206, and a set of inputs 208 to which a digital signal representative of a desired presettable count is permanently applied. The counter 164 also has a set of count outputs 210, which are connected to a decoder 212 arranged to produce an output pulse when the counter reaches a predetermined count. The output of the decoder 212 is connected to the set input of a bistable circuit 214, whose reset input is connected to receive an inverted version of the clock signal CL1, e.g. from the inverter 198. The set output of the bistable circuit 214 is connected to the preset input 206 of the counter 164, and constitutes the output 150 of the circuit 124.
The aforementioned antiphase signals for controlling the switches S10, S11 are generated by a circuit 216 comprising a high value resistor R35 (typically 680 K Q) connected between the terminal 18 of the meter 10 and a further input 220 of the circuit 124. The input 220 is connected via a capacitor C13 to the negative power supply input 142, and via the series combination of a resistor R36 and a squaring amplifier 222 to the clock input of a clocked bistable circuit 224. The set output of the bistable circuit 224 is connected to the control input of the switch S10 and to the up/down control input 204 of counter 164, while the reset output of this bistable circuit is connected to the control input of the switch S11 and to its set input.
The operation of the circuit 124 is as follows.
Firstly, the squaring amplifier 222 in the circuit 216 produces a square wave signal whose frequency is equal to the frequency of the voltage V between the wires L and N (i.e. equal to the normal line frequency of 50 Hz or 60 Hz). This square wave signal is applied to and frequency-divided by the bistable circuit 224, which produces at its, set and reset outputs respectively antiphase square wave signals of 1:1 mark-space ratio and at half the line frequency. These two antiphase signals, which will be assumed to be at 25 Hz, render the switches S10 and S11 alternatively conductive and non-conductive in antiphase, i.e. when the switch S10 is conductive, the switch S11 is not, and vice versa.
The resistor R2 serves to pass a current Ix which is proportional to the voltage V between the wires L and N and which constitutes a first input to the variable-transconductance multiplier 160 of the circuit 124. Thus the resistor R2 is operative, via each of the switches S10, S11 in turn, to vary the current flowing in the commoned emitters of the transistors TR1. TR2 by an amount equal to Ix, the polarity of this current variation being reversed, during each alternate half-cycle of the antiphase square waves for which the switch S11 is conductive, by the unity gain inverting amplifier based upon the amplifier 180. The current variation is effective to vary the transconductance of the transistors TR1, TR2.
The current shunt 20 produces between the points 28 and 32 thereof, as already described, a voltage Vy whose instantaneous magnitude is proportional to the instantaneous magnitude of the current I flowing in the wire L. The voltage V is also applied to the multiplier 160, between the respective bases of the transistors TR1, TR2.
The transistors TR1 and TR2 therefore tend to produce an output voltage V0 between their respective collectors (i.e. between the points 182, 184) proportional to the product Vyix. This output voltage would, if the transistors TR1 and TR2 were used alone, contain a large and undesirable common-mode component, and the transistors TR2, TR4 are provided to substantially eliminate this common-mode component: they achieve this by virtue of the fact that they receive the same input voltage Vy, but their output (i.e. their collectors) is cross-coupled with the output (i.e. the collectors) of the transistors TR1, TR2.
The voltage V0 is algebraically combined at the point 182, 184 with an offset voltage which the transistors TR7, TR8 in the voltage-to-frequency converter 162 tend to produce when the switch S12 is not conductive. This offset voltage is adjusted by means of the variable resistor RV1 to be negative and larger than the normal full scale negative value of V,, so that the difference voltage applied to the integrator based on the amplifier 186 (i.e.
applied to the input of the converter 162) when the switch S12 is not conductive is always negative. This difference voltage therefore causes the output of the amplifier 186 to ramp positively, at a rate dependent upon its magnitude, to trigger the detector 188.
The detector 188, when triggered, sets the bistable circuit 190, which in turn conditions the bistable circuit 192 to be set by the next rising edge of the clock signal CL1 (indicated by way of example at A in Figure 4). The bistable circuit 192 enables the AND gate 194, so that the switch S12 is rendered conductive by the same rising edge of the clock signal CL1.
The next rising edge of the clock signal C12, indicated at B in Figure 4, resets the bistable circuit 190, thus conditioning the bistable circuit 192 to be reset by the next rising edge of the clock signal CL1. The resetting of the bistable circuit 192 disables the AND gate 194, thus rendering the switch S12 non-conductive again. The switch S12 is therefore rendered conductive for a precisely defined time equal to one period of the clock signal CL1.
When the switch S12 is rendered conductive, it changes the aforementioned offset voltage produced by the transistors TR7, TR8 by a precisely defined amount sufficient to render the aforementioned difference voltage positive and thereby cause the output of the amplifier 186 to ramp negatively to a level below the detection level of the detector 188.
Once the switch S12 becomes non-conductive again, the sequence of events just described is repeated.
It will be appreciated that the maximum frequency at which the switch S12 can be rendered conductive, i.e. the maximum output frequency of the converter 162, is 8192 Hz.
The variable resistor RV1 is adjusted such that with zero current flowing in the shunt 20, the output frequency of the converter is about half the maximum frequency, i.e. 4096 Hz.
Then, when the current flowing in the shunt is not zero, the resulting voltage V0 which the transistors TR1, TR2 tend to produce changes the aforementioned difference voltage by a corresponding amount, so that the frequency of operation of the switch S12 increases or decreases from 4096 Hz in dependence upon whether V0 is negative or positive respectively, and by an amount dependent upon the magnitude of the product V.I. The voltage-to-frequency converter 162 therefore produces at its output (i.e. at the output of the AND gate 194) a pulse signal whose frequency is dependent upon the magnitude of the product V.I.
The pulses of the pulse signal produced by the converter 162 are applied to and counted in the reversible counter 164. It will be recalled that the 25 Hz square wave signal which controls the switch S11 also controls the direction of counting of the counter 164, so that the counter counts upwardly when the switch S10 is conductive and downwardly when the switch S11 is conductive. Thus since the switches S10 and S11 also change the polarity of the ratio VO/V, the number N of pulses supplied to the counter 164 during one period of the 25 Hz square wave signal commencing at a time t1 is given by
which simplifies to
where: fo is the frequency of the pulses when I = 0; T is the period of the 25 Hz square wave signals; and k is a constant of proportionality.
Thus the number of pulses counted by the counter 164 is proportional to the time integral of the product V.I.
It will be appreciated that the counter 164 has a full house count of 212, or 4096.
However, each time the counter 164 reaches a predetermined count, typically about 7/8th of its full house count (i.e. a count of 3584), the decoder 212 produces an output pulse which resets the counter to its presettable count, which is typically chosen to be about 1/8th of its full house count (i.e. a count of 512). Thus although the counter 164 counts both upwardly and downwardly it can count only upwardly through the predetermined count which produces an output pulse at the output 150, i.e. if it counts upwardly to a count of 3584 and produces an output pulse, and then immediately counts downwardly, the downward counting will commence from the presettable count of 512. The production of spurious output pulses at the output 150 is thus avoided.
The pulses appearing at the output 150 are counted as described in relation to Figures 1 and 2, their accumulated total representing the total amount of energy supplied via the wires L and N.
For satisfactory operation of the circuit 124, it is desirable that the characteristics (such as current gain) of at least the transistors TR1 to TR4 and TR7, TR8 be closely matched: however, since the circuit 124 is implemented as a single integrated circuit device as described in relation to the circuit 24 of Figures 1 and 2, this requirement is relatively easily realisable in practice.
The circuit 124 has several important advantages, of which the most significant is perhaps the way the thermal drifts and offsets inherent in the variable-transconductance multiplier 160 incorporated therein are substantially self-cancelling. Thus, considering equation (7), in the same period of the 25 Hz square wave signal referred to in equation (7), these drifts and offsets can be considered of constant magnitude, so they merely have the effect of changing fo by a small constant amount: they are thus cancelled out with fo by the operation of the switches S10, S11 and the corresponding changing of the direction of counting in the counter 164.
Additionally it will be appreciated that the transistors TR7, TR8 effectively operate as a multiplier, analogous to that formed by the transistors TR1 to TR4, to produce a reference signal used to oppose the product-dependent signal (Yo) produced by the transistors TR1 to TR4: thus possible errors due to long term changes, i.e. ageing, in the characteristics of the transistors TR1 to TR4 tend to be cancelled by corresponding changes in the characteristics of the transistors TR7, TR8, owing to the aforementioned close matching of the characteristics of these transistors achieved by integrated circuit implementation.
Errors due to temperature variations of the shunt 20 are substantially eliminated by the resistor R32, which, since it is mounted in thermal contact with the shunt and has substantially the same temperature coefficient of resistance, changes the reference feedback signal produced by the transistors TR7, TR8 when the switch S12 is conductive in proportion to the temperature-induced change in the resistance value of the shunt.
The transistors TR5 and TR6 operate as constant current sources to maintain the respective currents flowing into the points 182, 184 from the positive power supply input 138 at substantially constant equal values determined by the mean of the respective voltages at these points. However, if desired the transistors TR5, TR6 and their associated biassing circuitry can be replaced by two equal value resistors connected between the input 138 and the points 182, 184 respectively.
Another modification which can be made to the circuit 124 is to eliminate the amplifier 180 and the associated resistors R24-R26 and capacitor C10, and to connect the output of the switch S11 to the commoned emitters of the transistors TR3, TR4, so that the switches S10, S11 operate to reverse the effective polarity of the current Ix applied to the multiplier 160. The circuit 124 can also be modified by replacing the converter 162 with an analogue-to-digital converter, as described earlier in relation to the circuit 24, in which case the polarity with which the digital signals produced by this converter are accumulated in the counter 164 (or other accumulating means) would be periodically reversed by the appropriate 25 Hz square wave signal.
Since the frequency of the square wave signals which control the switches S10, S11 and the direction of counting of the counter 164 is not critical, another modification which can be made to the circuit 124 is to replace the circuit 621 by a divide-by-256 frequency divider circuit connected to receive the clock signal CL1 or CL2 from the clock pulse generator 196 and a divide-by-two bistable circuit connected to receive the output of the divide-by-256 circuit. This bistable circuit therefore produces two antiphase 16 Hz square waves which can be used in place of the 25 Hz square waves.
It should be noted that the drift cancellation technique described in relation to the circuit 124 can be used with minor modifications in other circuits incorporating multipliers, for example in the circuit 24 of Figure 2.
Figure 3C shows an overload protection circuit which can readily be incorporated in the circuit 124. This overload protection circuit is indicated generally at 230, and comprises a reversible binary counter 232 of the presettable type. The counter 232 has a count input 234, which is connected to the output of the amplifier 202 of Figure 3B, a preset input 236 connected to the output of a two-input OR gate 238, and a set of inputs 240 to which a digital signal representative of a desired presettable count is permanently applied. The counter 232 also has a set of count outputs 242, which are connected to a decoder 244 arranged to produce an output pulse when the counter 232 reaches a predetermined count.
The output of the decoder 244 is connected to the set input of a bistable circuit 246, whose set output is connected to one input of the OR gate 238. The other input of the OR gate 238 is connected to receive one of the 25 Hz signals from the circuit 216 of Figure 3B via a divide-by-five frequency divider circuit 247 and pulse shaping circuit 248.
The reset input of the bistable circuit 246 is connected to a suitable voltage source (e.g.
the positive power supply rail 138) via a "reset" push-button 249 accessible from outside the housing 12 of the meter 10, while the set output of this bistable circuit is also connected via a suitable amplifier 250 to an output 252 of the circuit 124. This output 252 is connected to a circuit-breaker (not shown) connected in the wires L and N on the consumer's side of the meter 10. This circuit breaker can, if desired, be incorporated in the meter 10, i.e. disposed in the housing 12 in which case the push-button 249 can also serve as the reset button of the circuit breaker.
In operation, the counter 232 counts the same pulses that are counted by the counter 164 of Figure 3B. However, the counter 232 is reset to its preset count every 200 milliseconds by the 5Hz pulses derived from the divider circuit 247 and pulse shaping circuit 248, and can thus count continuously for only 200 milliseconds at a time.
The predetermined count at which the decoder 244 produces an output pulse is selected such that the counter 232 does not attain this predetermined count under normal maximum load conditions (i.e. with the maximum permitted load connected to the wires L and N on the consumer's side of the meter 10), but does attain the predetermined count when the normal maximum load conditions are exceeded by a specified amount i.e. when an overload occurs. When such an overload occurs, and the counter 232 therefore attains the predetermined count, the output pulse produced by the decoder 244 is operative to set the bistable circuit 246, which in turn operates the aforementioned circuit-breaker via the amplifier 250 provided for that purpose, thereby cutting off the supply of electrical power to the consumer. The bistable circuit 246 also resets the counter 232 to its preset count via the OR gate 238. Once the cause of the overload has been found and removed, the supply of electrical power can be restored by means of the reset button 249.
Figure 5 shows an alternative and simplified power supply for use with the circuit 24 or 124. In the power supply of Figure 5, the terminal 18 is not connected directly to the reference or neutral wire N, but is connected to one end of a relatively low value resistor R40 whose other end is connected directly to the wire N at a terminal 118. A surge limiting device 260, constituted by a varistor or voltage sensitive resistor of the ZnO type, is connected between the terminal 18 and the terminal 14, and limits the voltage between these two terminals, typically to a maximum value of about 60Q volts.
The terminal 18 is connected, via a capacitor C20 and two oppositely-directed zener diodes Z3, Z4 in series, to the terminal 14, the zener diodes serving to limit the amplitude of the AC voltage at the junction J between the capacitor C20 and the zener diodes to a low value, typically about 8 volts. The junction J is connected to the terminal 14 via the series combination of a diode D20 and a capacitor C21, and via the series combination of a diode D21 and a capacitor C22, the diodes D20 and D21 being oppositely directed. A positive DC power supply voltage +Vs of about +7 volts is therefore produced at the cathode of the diode D20, while a negative DC power supply voltage Vs of about volts is produced at the anode of the diode D21.
The electronic watthour meter of Figures 6 and 7 is indicated generally at 10g in Figure 6, and is similar in many respects to the meter 10 of Figure 1. Additionally, the meter 10g incorporates an integrated electronic circuit 124g similar to the circuit 124 of Figures 3A and 3C. Consequently, in the description of Figures 6 and 7 which follows, elements corresponding to elements of Figures 1 and 3 will bear corresponding references, and only the points of difference will be described in detail.
In the meter 10g of Figure 6, the input 126 of the circuit 124g is connected to the terminal 16 via a low-value resistor R60, and to the input 134 via another resistor R62, while the input 130 is connected to the terminal 14. The input 134 of the circuit 124g, instead of being directly connected to the junction 36 between the resistors R2 and R3, is connected thereto via a variable resistor RV10. The end of the resistor R2 remote from the junction 36 is connected to the terminal 18, which is connected in turn to the terminal 118 via a resistor R64 and to the terminal 16 via a surge limiting varistor 502 of the ZnO type.
The terminal 118 is connected via resistors R65, R66 and a capacitor C30 in series to the anode of a diode D30 and to the cathode of a diode D31. A further surge-limiting varistor 504 of the ZnO type is connected between the terminal 16 and the junction between the resistor R65 and the capacitor C30. The cathode of the diode D30 and the anode of the diode D31 are both connected to the terminal 16 via respective parallel combinations of a zener diode and a smoothing capacitor, Z6 with C31, and Z7 with C32, and thus respectively constitute positive and negative power supply points with respect to the terminal 16: as such, they and the terminal 16 are respectively connected to the positive, negative and zero power supply inputs 138, 142 and 140 of the circuit 124g.
The cathode of the diode D30 is also connected, via a light-emitting diode 508 and a solenoid coil 510 respectively, to an auxiliary output 512, and the output 150 of the circuit 124g. The solenoid coil 510 forms part of a conventional solenoid-operated totalising counter 516 of the kind used in telephone billing meters.
The circuit 124g also has a pair of inputs 520, 521 between which is connected a crystal 518 forming part of the clock 196 within the circuit 124g, a pair of inputs 522, 523 between which is connected the capacitor C11 of the voltage-to-frequency converter 162, and a pair of inputs 524, 525 between input of the bistable circuit 192. The Q output of the bistable circuit 192 now constitutes the output of the converter 162 and is therefore connected back to the base of the transistor switch TR21. The Q output of the bistable circuit 192 is also connected to one input of a two-input AND gate 540, whose output is connected to the base of the transistor switch TR22.
The output of the voltage-to-frequency converter 162 (Figure 7B) is connected to one input of an EXCLUSIVE-OR gate 542, whose other input is connected to the output of a two-input AND gate 544. The AND gate 544 is connected to receive the clock signal CL1 and a 4096 Hz clock signal produced by frequency dividing the clock signal CL1 by two in a bistable circuit 546. The output of the EXCLUSIVE-OR gate 542 is connected to one input of a two-input AND gate 548, whose other input is connected to receive the clock signal CL2. The output of the AND gate 548 is connected to the count input 203 of the counter 164.
The counter 164 is an eight bit counter, so that its full house count is two hundred and fifty six: its presettable count, determined by the signals at its inputs 208, is sixty four. The decoder 212 has a first output 550 at which it produces an output signal when the count in the counter 164 reaches two hundred and forty while counting upwardly, and a second output 552 at which it produces an output signal when the count in the counter 164 reaches two while counting downwardly. The output 550 is connected to the bistable circuit 214, while the output 552 is connected to one input of a two-input OR gate 554. The other input and the output of the OR gate 554 are respectively connected to the Q output of the bistable circuit 214 and to the preset input 206 of the counter 164.
The Q output of the bistable circuit 214 is also connected to the count input of a simple five bit binary counter 556. The counter 556 has a main output 558 at which it produces an output signal when it reaches a count of sixteen, and an auxiliary output 560 (actually the output of its first binary stage) at which it produces an output signal at half the frequency of the signal applied to its count input. The output 560 is connected via an amplifier 562 to the output 512 of the circuit 124g. The output 558 is connected to the set input of a bistable circuit 564, whose reset input is connected to receive the clock signal CL1. The Q output of the bistable circuit 564 is connected to the reset input of the counter 556, and to the set output of a bistable circuit 566 whose Q output is connected to the set input of a bistable circuit 568. The set output of the bistable circuit 568 is connected to the other input of the AND gate 540, to the reset input of the bistable circuit 566 and to one input of a two-input AND gate 570. The clock input of the bistable circuit 568, and the other input of the AND gate 570, are connected to receive an 8 Hz square wave reference signal, as will hereinafter become apparent, while the output of the AND gate 570 is connected via an amplifier 572 to the output 150 of the circuit 124g.
The antiphase signals for controlling the chopper circuit based on the transistors TR11 to TR14 (one of which signals, it will be recalled, also controls the counting direction of the counter 164) are generated from the 4096 Hz square wave signal at the Q output of the bistable circuit 546 by way of a divide-by-256 frequency divider circuit 574. The output of the divider circuit 574 is connected to the clock input of a bistable circuit 576 and, via an inverter 577, to the reset input of a bistable circuit 580. The set and reset inputs of the bistable circuit 576 are respectively connected to receive a permanent logic level 1 signal and a clock signal CL3, this latter merely being an inverted version of the basic 32768 Hz clock signal from which the clock signals CL1 and CL2 are generated within the clock pulse generator 196.
The Q output of the bistable circuit 576 is connected to the respective clock inputs of a bistable circuit 578 and the bistable circuit 580, while the Q output the bistable circuit 578 is connected to one input of a two input NAND gate 581. The Q output of the bistable circuit 578 is connected back to its set input, and to both the clock input of the bistable circuit 568 and the other input of the AND gate 570.
The output of the NAND gate 581 is connected to the set input of the bistable circuit 580, whose Q output is connected to the clock input of a bistable circuit 582. The other input of the NAND gate 581 is connected to the output of an EXCLUSIVE-OR gate 584, whose two inputs are connected to the respective outputs of two further EXCLUSIVE-OR gates 5859 586. The four inputs of the gates 585, 586 are connected to the respective outputs of the four least significant bits of the counter 164.
The aforementioned antiphase chopper control signals are produced at the Q and Q outputs of the bistable circuit 582, which outputs are therefore connected to the points 530 and 532 respectively of Figure 7A. The Q output of the bistable circuit 582 is also connected to one input of an EXCLUSIVE-OR gate 588, whose other input is connected to the output of the AND gate 544 and whose output is connected to the up/down control input 204 of the counter 164.
The principle of operation of the circuit 124g of Figure 7, and therefore of the meter 10g of Figure 6, is basically similar to that of the circuit 124 of Figure 3 and the meter of Figure 1, so again only the significant points of difference will be explained in detail.
The resistors R60 and R62 connected between the terminal 16 and the input 134 of the circuit 124g, with their junction connected to the input 126, serve to offset the current-representative input voltage between the inputs 26, 130 very slightly, such that with no power being supplied via the wires L and N, the circuit 124g receives input signals indicative of a very low level negative or reverse power. The counter 164 therefore tends to count downwardly very slowly, but whenever its count decreases to two, the decoder 212 resets it to its preset count of sixty-four. It will be appreciated that this arrangement ensures that when no power is being supplied via the wires L and N, even for prolonged periods, there is no possibility of the circuit 124g producing output pulses to augment the count in the totalisator 516.
The effect of the slight offset produced by the resistors R60, R62 when power is being supplied via the wires L and N is compensated during calibration by adjustment of the variable resistors RV10 and RV1.
In the chopper circuit based on the transistors TR11 to TR14, the anti-phase square wave signals applied at the points 530 and 532, whose generation will be described hereinafter, are operative first to render the transistors TR11, TR13 conductive and the transistors TR12, TR14 non-conductive, and then vice-versa, in alternation and at 8Hz. Thus a voltage Vx, representative of the voltage V between the wires L and N, appears alternately at the points 534 and 536, and is therefore applied alternately to the respective bases of the transistors TR15 and TR16. It will be noted that the source impedance presented to the base of each of the transistors TR15, TR16 is constant, irrespective of which pair of the transistors TR11 to TR14 is conductive, owing to the choice of the relative values of the resistors R74 to R79.
The transistors TR15 to TR18, together with the transistors TR19, TR20, form a differential amplifier, the points 534 and 536 constituting the differential inputs of the amplifier: thus the voltage Vx has its effective polarity reversed as it is switched between the points 534, 536 and in either case, is operative to vary the respective currents flowing at the commoned emitters of the transistor pairs TR1, TR2 and TR3, TR4 in opposite senses, i.e.
in antiphase.
The arrangement of the chopper based on the transistors TR11 to TR 14 and the differential amplifier based on the transistors TR15 to TR20 further reduces undesired common mode signals at the points 182, 184, which is one of the factors permitting the transistors TR5, TR6 of the circuit 124 of Figure 3 to be omitted from the circuit 124g.
At high values of the power supplied via the wires L and N, the error curve for the circuit 124 of Figure 3 shows a slight tendency to negative error values (lower power measurement). This is corrected in the circuit 124g by switching the transistor TR22 in addition to the transistor TR21, thus effectively reducing the reference signal produced by the transistors TR7, TR8 to oppose the output signal of the transistor pairs TR1, TR2 and TR3, TR4. The transistor TR22 is controlled via the AND gate 540, which is enabled each time an output pulse is produced by the counter 556 for precisely one period of, and in sychronism with, the aforementiond 8 Hz reference signal applied to the bistable circuit 568: thus the higher the measured power, the more often the AND gate 540 is enabled.
Under certain circumstances, the output frequency of the voltage-to-frequency converter 162 can behave as if it has become locked to a submultiple of the clock frequency. At zero power, this can sometimes result in fairly rapid drift in the count in the counter 164, for example when an up-counting period systematically includes one pulse more or less than the following down-counting period. Although it can be shown that in the long term, errors due to this "locking" phenomenon cancel out, in the short term they can possibly cause problems, for example during calibration. To avoid these problems, the base of the antiphase chopper control signals, and of the up/down control signal for the counter 164, is reversed on a pseudo-random basis each time the parity of the four least significant bits of the counter 164 changes, as detected by the EXCLUSIVE-OR gates 584 to 586.
More specifically, the bistable circuit 546, the divider circuit 574, and the bistable circuits 576 co-operate to frequency divide the clock signal CL1 to produce at the Q output of the bistable circuit 576 a 16 Hz signal. This 16 Hz signal is applied to the bistable circuits 578 and 580, the former producing two antiphase versions of the 8 Hz square wave reference signal mentioned earlier and the latter producing at its Q output either a 16 Hz signal or an 8 Hz signal, in dependence upon the output of the NAND gate 581. The output of the NAND gate 581 depends in turn on the output of the EXCLUSIVE-OR gate 584. Each transition from 16 Hz to 8 Hz and vice versa is synchronised with the 8 Hz signal of the bistable circuit 578. The signal at the Q output of the bistable circuit 580 is frequency divided by two by the bistable circuit 582 to produce the two anti-phase chopper control signals at its Q and Q outputs. It will be appreciated that aforementioned transitions between 16 Hz and 8 Hz at the clock inputof the bistable circuit 582 result in phase reversals between the signals at its Q and Q outputs.
In order to reduce the maximum possible change in the count in the counter 164 during a continuous period of up-or down-counting, a fixed frequency of 4096 Hz is subtracted from the frequency of the pulses produced by the voltage-to-frequency converter 162. This is achieved by means of the AND gate 544 and the EXCLUSIVE-OR gate 542. The former co-operates with the bistable circuit 546 to produce a 4096 Hz pulse train of which the pulses are coincident with the CL1 clock pulses, as are the possible pulses produced by the converter 162. The gate 542 operates to: (a) produce an output pulse if the converter 162 produces a pulse in the interval between two consecutive pulses of the 4096 Hz pulse train; (b) produce no output pulse if the converter 162 produces a pulse which is simultaneous with a pulse of the 4096 Hz pulse train; and (c) produce an output pulse in response to each pulse of f the 4096 Hz pulse train which is not coincident with an output pulse from the converter 162.
The EXCLUSIVE-OR gate 588 ensures that pulses produced in accordance with (a) are counted upwardly in the counter 164, while pulses produced in accordance with (c) are counted downwardly. Thus with zero power being supplied via the wires L and N, the count in the counter 164 alternately increases and decreases by one bit.
As already indicated, the decoder 212 produces an output signal when the count in the counter 164 increases to two hundred and forty, which output signal is operative via the bistable circuit 214 to increment the count in the counter 556. The counter 556 in turn produces respective output signals at its outputs 560, 558 for each second and sixteenth output signal from the decoder 212. The former of the signals produced by the counter 556 has a maximum frequency of about 10 Hz, and is operative via the amplifier 562 and the auxiliary output 512 of the circuit 124, to energise the light-emitting diode 508 (Figure 6), so as to provide a visual indication that power is being supplied via the wires L and N and is also being measured by the meter 10g. The latter of the signals from the counter 556 is operative via the bistable circuits 564, 566, 568, the AND gate 570 and the amplifier 572, to produce at the output 150 of the circuit 124g output pulses of 62.5 milliseconds duration synchronised with the 8 Hz square wave reference signal produced at the Q output of the bistable circuit 578, which output pulses increment the count of the totalising counter 516 of Figure 6.
The circuit 124g can readily be made bi-directional, that is capable of measuring power being supplied in either direction via a pair of wires such as the wires L and N. As already mentioned, the counter 164 counts downwardly when the direction in which the power is being supplied reverses. It can therefore easily be arranged that if the decoder 212 produces two successive signals at its output 552 in less than a predetermined time interval, indicating reverse power much greater than the apparent reverse power due to the small offset produced by the resistors R60, R62, a switching logic circuit connects the Q output of the bistable circuit 582 to the gate 588 in the place of the Q output, thereby reversing the phase of the signal at the up/down control input 204 of the counter 164.
The electronic watthour meter of Figure 8 is indicated generally at 10a, and is shown connected in a three-phase electrical power distribution circuit consisting of three live wires L1 to L3, one for each phase, and a neutral or reference wire N: as earlier, the power supplier and consumer are assumed to be to the left and right respectively of the meter 10a, as viewed in Figure 8, and elements of the meter 10a corresponding to elements of the meter 20 of Figures 1 and 2 are given the same references as were used in Figures 1 and 2, but with appropriate suffices such as a, b or c.
The meter 10a comprises a housing (not shown) which is of similar constructon to the housing 12 and which contains three pairs of terminals 14a and 16a, 14b and 16b and 14c and 16c, each pair being series connected in a respective one of the wires L1 to L3, and a further terminal 18a connected to the wire N. Three current shunts 20a, 20b and 20c, all substantially identical to the shunt 20, are series connected between the terminals of respective ones of the pairs, e.g. the shunt 20a is connected between the terminals 14a and 16a, and three electronic circuits 24a, 24b, 24c, substantially identical to the circuit 24, are associated with respective ones of these shunts in a manner exactly analogous to that described in relation to Figures 1 and 2 for the shunt 20 and the circuit 24. Respective voltage dividers, each comprising a pair of resistors such as R2a and R3a, are connected between the terminal 18a and respective ones of the terminals 14a, 14b, 14c, the junction of each voltage divider being connected to the appropriate input of its respective one of the circuits 24a, 24b, 24c. Each of the resistors R2a, R2b, R2c has a relatively high value, typically at least 100 times that of the corresponding Tesistor R3a, R3b or R3c. Each of the circuits 24a, 24b 24c has a respective power supply 25a, 25b or 25c substantially identical to the power supply of the circuit 24, the respective relatively high value resistors R6a, R6b, and R6c of these power supplies all being connected to the terminal 18a.
The meter 10a also comprises a thyristor Tla, a stepping motor 52a and a totalising counter 54a substantially identical to those of Figure 1. The thyristor Tla and stepping motor 52a can be effectively series connected between the wire N and any one of the wires L1 to L3, with the anode of the thyristor being effectively connected to that one of the wires: by way of example they are shown connected between the wires N and L1, with the anode of the thyristor connected to the wire L1 at the terminal 14a.
The respective overflow outputs of the reversible counters within the circuits 24b 24c are connected to respective light sources 100 and 101, which typically comprise light-emitting diodes (although it should be noted that the term "light" is to be understood herein to include infra-red radiation). The light sources 100 and 101 are optically coupled by respective fibre optics 102 and 103 to respective light-sensitive devices 104, 105, whose respective outputs are connected to two inputs of a three-input anti-coincidence circuit 106.
The third input of the circuit 106 is connected to the overflow output of the reversible counter in the circuit 24a, while the output of the circuit 106 is connected to the gate of the thyrister Tla. The light sources 100 and 101 derive the power supply or supplies necessary for their operation from the respective power supplies of the circuits 24b and 24c respectively, while the devices 104, 105 and the circuit 106 derive their power supply or supplies from the power supply of the circuit 24a.
In operation, each of the circuits 24a, 24b, 24c operates in a manner exactly analogous to that described with reference to Figures 1 and 2, to produce at the overflow output of its respective reversible counter a pulse train whose pulse rate is related as also described hereinbefore to the product of the voltage between the respective one of the wires L1, L2, L3 and the wire N and the current flowing in that one of the wires. The respective pulse trains from the circuits 24a, 24b, 24c are transmitted to the anti-coincidence circuit 106, that from the circuit 24a being transmitted directly and those from the circuits 24b and 24c being transmitted via the isolating optical couplings based on the fibre optics 102 and 103 respectively. The circuit 106 interleaves the individual pulses of the three pulse trains, to ensure that all the pulses are counted by the totalising counter 54a. The totalising counter 54a thus indicates the total amount of electrical energy supplied to the consumer by means of the four wires L1, L2, L3 and N.
Since each of the circuits 24a, 24b and 24c is connected to and "floats" electrically on its respective one of the wires L1, L2 and L3, it is protected from voltage transients in a manner exactly analogous to that already described in relation to the circuit 24 of Figures 1 and 2. The use of the optical couplings based on the fibre optics 102 and 103 ensures that the respective pulse trains produced by the circuits 24a, 24b and 24c can be combined for counting without significantly reducing the high degree of electrical isolation between these circuits; it also enables the circuits to be physically separated from each other within the housing 12a, thus reducing possible interactions, e.g. of magnetic fields, and results in a relatively simple mechanical assembly.
In a more general case of an electrical power distribution circuit of N wires, where N > 2, the basic requirements of the meter are (N-l) pairs of current terminals associated with (N-l) of the wires, (N-l) current shunts each connected between the current terminals of a respective pair, a further terminal connected to the Nth wire, (N-l) resistive potential dividers each connected between the further terminal and a selected current terminal of a respective pair, (N-l) circuits similar to the circuit 24, and (N-2) isolating couplings for coupling (N-2) of the circuits to the common output stage of thyristor, stepping motor and totalising - counter.
Several modifications can be made to the meter 10a of Figure 8. For example, the possible modifications of the circuit 24 of Figures 1 and 2 can also be effected in the circuits 24a, 24b and 24c of Figure 8. Additionally, each of the circuits 24a, 24b, 24c could, if desired, derive its power supply between its respective one of the wires L1, L2 and L3 and any other wire, while the thyristor Tla and the stepping motor 52a can be effectively series connected between any pair of the wires L1, L2, L3 and N: however, if the anode of the thyristor is connected to the wire N, another optical coupling must be provided. Further, the stepping motor 52a and the thyristor Tla can be modified or replaced as described in relation to the meter 10 of Figures 1 and 2. Finally, the circuits 24a, 24b, 24c can be replaced by circuits identical to the circuit 124, 124g of Figures 3 and 7 respectively, while the power supplies of the circuits 24a, 24b, 24c can be replaced by power supplies identical to that shown in Figure 5.
The electronic watthour meter of Figure 9 is indicated generally at 10b, and is shown connected in a two-phase electrical power distribution circuit consisting of two live wires L1 and L2 and a neutral wire N. The respective alternating voltages of the wires L1 and L2 with respect to the wire N are substantially equal in magnitude, typically 110 volts, and there is a 1800 phase difference between them. Again, the power supplier and consumer are assumed to be to the left and right respectively of the meter 10b as viewed in Figure 9. Additionally, elements similar to those of earlier figures have again been given similar references, but with appropriate suffices.
The meter 10b comprises a housing (not shown) which is of similar construction to the housing 12 of Figure 1 and which contains two pairs of terminals 14d and 16d, 14e and 16e, each pair being series connected in a respective one of the wires L1 and L2. Two current shunts, 20d and 20e, both substantially identical to the shunt 20, are series connected between the respective pair of terminals 14d, 16d and 14e, 16e. The meter 10b also includes an electronic circuit 124a substantially identical to the circuit 124 of Figure 3: in particular, the circuit 124a has inputs and an output having the same references as were used in relation to Figure 3, but with the suffix a.
An isolating voltage transformer 300, having a primary winding 302 and a secondary winding 304 with a 1:1 turns ratio, has its primary winding 302 connected between the points 28e and 32e of the shunt 20e. The secondary winding 304 has one end connected to the point 28d of the shunt 20d and its other end connected to the input 126a of the circuit 124a. The point 32d of the shunt 20d is connected to the input 130a of the circuit 124a.
The power supply inputs 138a, 140a and 142a of the circuit 124a are connected to a power supply 306 identical to that shown in Figure 5, the resistor R40 and the zero volt power supply rail of this power supply 306 being connected to the terminals 14e and 14d respectively.
The input 134a of the circuit 124a is connected via a high value resistor R2d to the terminal 18 within the power supply 306, while the output 150a of the circuit 124a is connected to a thyristor, stepping motor and totalising counter (not shown) arranged substantially as described in relation to Figure 1.
In operation, the current shunt 20d produces between the points 28d and 32d thereof a voltage Vvi whose instantaneous magnitude is proportional to the current I1 flowing in the wire L1, while the current shunt 20e produces a voltage Vy2 similarly related to the current flowing in the wire L2. An isolated copy of the voltage Vy2 is produced across the secondary winding 304 of the transformer 300 and summed with the voltage Vyl to produce a voltage Vsum proportional to the sum of the currents I1 and 12 between the inputs 126a and 130a of the circuit 124a. The secondary winding 304 of the transformer 300 is connected so that the polarity of this isolated copy of the voltage Vy2 has the same polarity as the voltage Vy, so that the voltage Vsum is proportional to the sum of the absolute magnitudes or moduli, of the currents I, and 12.
The resistor R2d passes a current I x proportional to the sum of the respective voltages V1 and V2 of the wires L1 and L2 with respect to the wire N.
The circuit 124a operates, in a manner exactly analogous to that described in relation to the circuit 124 of Figure 3, to produce an output representative of the time integral of the product of the signals V sum and Ix, which product is proportional to (V1 + V2) (1i + 12).
However, since the voltages V1 and V2 are equal and have an 1800 phase difference, V1 + V2 = 2V1 = 2V2, thus the product (V1 + V2) (I1 + I2) is also proportional to the power, V111 + V2I2, supplied to the consumer via the wires L1, L2 and N, since Viii + V212 = V1 (I1 + I2) = V2(I1 + 12). The meter 10b therefore produces an indication of the total amount of electrical energy supplied to the consumer via the wires L1, L2 and N.
The aforementioned high transient voltages, which may occur between the wires L1 and L2, do not have the same effect on the isolating voltage transformer 300 as they do on the isolating current transformers of the prior art. This is because the generation of dangerously high voltages across the secondary winding 304 of the transformer 300 is substantially prevented by the fact that this secondary winding is effectively short-circuited by the very low resistance constituted by the shunt 20e connected across its primary winding 302.
It will be noted that no connection between the meter 10b and the neutral wire N is necessary. However, if desired, either the resistor R2d alone, or the resistor R40, can be connected to a terminal connected to the wire N, so that Ix is proportional to V1 rather than the sum of V, and V2.
Several other modifications can be made to the meter 10b of Figure 9. For example, the circuit 124a can be replaced by a circuit similar to the circuit 24 of Figures 1 and 2 or the circuit 124g of Figure 7, while the power supply can be replaced by one similar to that of Figure 1. Additionally, the thyristor, stepping motor and totalising counter can again be modified or replaced as described in relation to the meter 10 of Figures 1 and 2.
The electronic watthour meter of Figure 10 is indicated generally at 10c, and is shown connected in an electrical power distribution circuit consisting of a live wire L and a neutral or reference wire N (e.g. the distribution circuit of Figure 1). Again, the electrical power supplier and consumer are assumed to be to the left and right respectively of the meter, as viewed in Figure 10, and elements corresponding to elements of earlier figures have been given corresponding references with appropriate suffices.
The meter 10c comprises a housing (not shown) of similar construction to the housing 12 of Figure 1, the housing containing a pair of current terminals 14f and 16f series connected in the live wire L and a terminal 118f connected to the neutral wire N. A shunt 20f, substantially identical to the shunt 20 of Figure 1, is series connected between the terminals 14f, 16f, the points 28f and 32f of this shunt being connected to the inputs 126b and 130b respectively of a circuit 124b substantially identical to the circuit 124 of Figure 3. The power supply inputs 138b, 140b and 142b of the circuit 124b are connected to a power supply 400 identical to that of Figure 5, while the input 134b of the circuit 124b is connected to the terminal 18 within the power supply 400 via a high value resistor R2f.
The output 150b of the circuit 124b is selectively connectable by means of a change-over switch 402, to either of two similar registers 404, 406, which are implemented using magnetic bubble memory or MNOS storage techniques. Thus the output pulses appearing at the output 150b increment the contents of either the register 404 or the register 406, in dependence upon the position of the switch 402.
Each of the registers 404, 406 is connected to a respective multi-digit display of the seven segment LED or LCD type (not shown), which is arranged to display the contents of its respective register either continuously or briefly in response to the operation of a button or switch (not shown) accessible from the exterior of the housing of the meter 10c. However, if desired, a single display can be provided, successive operations of the aforementioned button or switch being arranged to cause this display to display the respective contents of the registers 404, 406 sequentially. The registers 404, 406 and their associated display or displays derive their required power supply voltages from the power supply 400, the connections for achieving this having been omitted from Figure 10 for the sake of simplicity.
The switch 402 forms part of a remotely-controllable relay 408 of the kind which operates in response to coded control signals superimposed upon the normal alternating power voltage between the wires L and N, such relays being referred to in the art as ripple control relays. The relay 408 is also contained with in the housing of the meter 10c, and is substantially identical (except as specified hereinafter) to the relay described and claimed in our U.K. patent application No. 20563/77 (Serial No. 1598813), entitled "Remotely Controllable Relays" and filed on 16th May 1977 under Applicants' reference number 72 629. Thus the relay 408 comprises circuitry 410 identical to that described in U.K. patent application No. 20563/77 (Serial No. 1598813), except that: (a) the DC power supply is omitted, and the power supply 400 is used in place thereof, the circuitry 410 having power supply inputs 414 and 416 connected to the power supply 400; and (b) the 32768 Hz oscillator (reference 56 of Figure 5 of U.K. patent application No.
20563/77 (Serial No. 1598813)) is omitted, and a substantially identical oscillator, which forms part of the aforementioned clock pulse generator of the circuit 124b, is used in place thereof: this oscillator is indicated at 42 in Figure 10, and has an output which is connected to an input 418 of the relay circuitry 410 (as well as to the circuit 124b).
It will be appreciated that at least the crystal of the oscillator 412 is in any case external to the integrated circuit portion of the circuit 124b, so that practically no modification of the circuit 124b is necessitated by the inclusion of the relay 408 in the meter 10c.
The circuit 124b and the relay circuitry 410 thus have a common housing, a common power supply and a common timing oscillator, which represents a significant cost saving.
The relay circuitry 410 has an input 420 connected via a relatively high value resitor R50 to the terminal 18 within the power supply 400, for receiving the aforementioned coded control signals, and two outputs 422, 424 connected to the respective gates of two thyristors T10, T11. The respective anodes of the thyristors T10 and T11 are connected via respective current-limiting resistors R51, R52 to the terminal 18 within the power supply 400, are also connected to each other via a relay coil 426 which controls the position of the switch 402.
The respective cathodes of the thyristors T10 and T11 are connected.to the zero volt power supply rail of the power supply 400.
In operation, the circuit 124b operates in a manner exactly analogous to that described earlier in relation to Figure 3, and, assuming the switch 402 to be in the position illustrated in Figure 8, the contents of the register 404 represent the total amount of electrical energy supplied via the wires L and N to the consumer. However, if it is desired to differentiate, for example, between electrical energy consumed at peak hours and electrical energy consumed at off-peak hours, e.g. so that the consumer can be billed at different rates for the electrical energy consumed at these different times, then appropriate coded control signals are transmitted over the wires L and N to operate the switch 402 of the relay 408 at the appropriate times, the way in which the relay 408 operates in response to these coded signals being described in detail in U.K. patent application No. 20563/77 (Serial No.
1598813). Thus if the registers 404, 406 are used to record electrical energy consumption at peak hours and off-peak hours respectively, and peak hours are defined, for example, as 0600 hours to 1800 hours, then a coded signal operative to change the position of the switch 402 from its illustrated position is transmitted each day at 1800 hours, and a different coded signal, operative to restore the switch 402 to the illustrated position, is transmitted each day at 0600 hours. Obviously, these times are exemplary only, and can be changed at will. In this case, the sum of the respective contents of the registers 404, 406 represents the total amount of electrical energy supplied via the wires L and N to the consumer.
The relay 408 has been simplified for the purpose of clarity in relation to the relay of U.K. patent application No. 20563/77 (Serial No. 1598813). Thus, in addition to the modifications relating to the power supply and oscillator already mentioned, the relay 408, in practice, incorporates two ON-OFF switches rather than the change-over switch 402, each of these ON-OFF switches being controlled by a respective coil and pair of thyristors arranged as shown in Figure 10. Also, a further stage of surge protection circuitry (resistor 404 and varistor 405 of Figure 4 of U.K. patent application No. 20563/77 (Serial No.
1598813)) is normally included.
Several modifications can be made to the relay 10c of Figure 10. For example, any convenient form of ripple control relay can be used in place of the relay 408. Additionally, the power supply 400 can be replaced by a power supply of the kind shown in Figure 1, while the circuit 124b can be replaced by a circuit similar to the circuit 24 of Figures 1 and 2 or the circuit 124g of Figure 7. Moreover, the registers 404 and 406 and their associated display or displays can be replaced by a suitable stepping motor and totalising counter configuration of the kind described in relation to Figure 1.
Although the various embodiments of electronic devices in accordance with the present invention have been described herein principally with reference to their use in electronic watthour meters, their use is not restricted to such applications. Thus electronic devices in accordance with the invention may also form the basis of overload protection circuits, of the kind described in relation to Figure 3c, for connection in electrical power distribution circuits, or of other kinds of meters, e.g. demand meters, for connection in such distribution circuits: in the demand meter context, it will be appreciated that the circuit of Figure 3c can be readily adapted to produce an indication whether the average power demand over a predetermined time interval has exceeded a given level.
Attention is directed to our co-pending U.K. Patent Applications No. 20564/77 (Serial No. 1603648), of which the present application is a divisional application, and to UK Patent Application No. 39206/80 (Serial No. 1603650) which is also a divisional application of said application No. 20564/77.
WHAT WE CLAIM IS: 1. An electronic device adapted to be connected in a multi-wire A.C. electrical power distribution circuit, for producing an output signal related to the power supplied by an electrical power supplier to an electrical power consumer via said distribution circuit, said distribution circuit including at least one live wire, the device including: at least one pair of current terminals, for series connection in said live wire; current sensing means connected between said pair of current terminals, for producing a signal representative of the current flowing in said live wire; voltage sensing means for producing a signal representative of the voltage between said live wire and another wire of the distribution circuit; an electronic circuit connected to receive the current-representative signal and the voltage-representative signal, said electronic circuit including means for producing said output signal in response to said current -and voltage-representative signals; and a D.C. power supply for said electronic circuit; wherein the current sensing means comprises a shunt series connected between said pair of current terminals, the voltage sensing means comprises a relatively high value resistance connected between the electronic circuit and a further terminal adapted to be connected to said other wire, a substantial part of the electronic circuit is implemented as an integrated circuit on a common substrate, and the DC power supply is adapted to be coupled between the live wire and another wire of the distribution circuit and is arranged to produce a DC output with respect to the live wire.
2. A device as claimed in claim 1, wherein the electronic circuit has at least one input directly connected to said shunt.
3. A device as claimed in claim 1 or claim 2, wherein the output signal producing means in said electronic circuit comprises means arranged to produce a signal representative of the product of said current- and voltage-representative signals and means responsive to the product signal for producing said output signal.
4. A device as claimed in claim 3, wherein said relatively high value resistance comprises a single resistor.
5. A device as claimed in claim 3 or claim 4, wherein the product signal producing means comprises a multiplier circuit arranged to produce an analogue signal whose
**WARNING** end of DESC field may overlap start of CLMS **.

Claims (34)

  1. **WARNING** start of CLMS field may overlap end of DESC **.
    peak hours and off-peak hours respectively, and peak hours are defined, for example, as 0600 hours to 1800 hours, then a coded signal operative to change the position of the switch 402 from its illustrated position is transmitted each day at 1800 hours, and a different coded signal, operative to restore the switch 402 to the illustrated position, is transmitted each day at 0600 hours. Obviously, these times are exemplary only, and can be changed at will. In this case, the sum of the respective contents of the registers 404, 406 represents the total amount of electrical energy supplied via the wires L and N to the consumer.
    The relay 408 has been simplified for the purpose of clarity in relation to the relay of U.K. patent application No. 20563/77 (Serial No. 1598813). Thus, in addition to the modifications relating to the power supply and oscillator already mentioned, the relay 408, in practice, incorporates two ON-OFF switches rather than the change-over switch 402, each of these ON-OFF switches being controlled by a respective coil and pair of thyristors arranged as shown in Figure 10. Also, a further stage of surge protection circuitry (resistor 404 and varistor 405 of Figure 4 of U.K. patent application No. 20563/77 (Serial No.
    1598813)) is normally included.
    Several modifications can be made to the relay 10c of Figure 10. For example, any convenient form of ripple control relay can be used in place of the relay 408. Additionally, the power supply 400 can be replaced by a power supply of the kind shown in Figure 1, while the circuit 124b can be replaced by a circuit similar to the circuit 24 of Figures 1 and 2 or the circuit 124g of Figure 7. Moreover, the registers 404 and 406 and their associated display or displays can be replaced by a suitable stepping motor and totalising counter configuration of the kind described in relation to Figure 1.
    Although the various embodiments of electronic devices in accordance with the present invention have been described herein principally with reference to their use in electronic watthour meters, their use is not restricted to such applications. Thus electronic devices in accordance with the invention may also form the basis of overload protection circuits, of the kind described in relation to Figure 3c, for connection in electrical power distribution circuits, or of other kinds of meters, e.g. demand meters, for connection in such distribution circuits: in the demand meter context, it will be appreciated that the circuit of Figure 3c can be readily adapted to produce an indication whether the average power demand over a predetermined time interval has exceeded a given level.
    Attention is directed to our co-pending U.K. Patent Applications No. 20564/77 (Serial No. 1603648), of which the present application is a divisional application, and to UK Patent Application No. 39206/80 (Serial No. 1603650) which is also a divisional application of said application No. 20564/77.
    WHAT WE CLAIM IS: 1. An electronic device adapted to be connected in a multi-wire A.C. electrical power distribution circuit, for producing an output signal related to the power supplied by an electrical power supplier to an electrical power consumer via said distribution circuit, said distribution circuit including at least one live wire, the device including: at least one pair of current terminals, for series connection in said live wire; current sensing means connected between said pair of current terminals, for producing a signal representative of the current flowing in said live wire; voltage sensing means for producing a signal representative of the voltage between said live wire and another wire of the distribution circuit; an electronic circuit connected to receive the current-representative signal and the voltage-representative signal, said electronic circuit including means for producing said output signal in response to said current -and voltage-representative signals; and a D.C. power supply for said electronic circuit; wherein the current sensing means comprises a shunt series connected between said pair of current terminals, the voltage sensing means comprises a relatively high value resistance connected between the electronic circuit and a further terminal adapted to be connected to said other wire, a substantial part of the electronic circuit is implemented as an integrated circuit on a common substrate, and the DC power supply is adapted to be coupled between the live wire and another wire of the distribution circuit and is arranged to produce a DC output with respect to the live wire.
  2. 2. A device as claimed in claim 1, wherein the electronic circuit has at least one input directly connected to said shunt.
  3. 3. A device as claimed in claim 1 or claim 2, wherein the output signal producing means in said electronic circuit comprises means arranged to produce a signal representative of the product of said current- and voltage-representative signals and means responsive to the product signal for producing said output signal.
  4. 4. A device as claimed in claim 3, wherein said relatively high value resistance comprises a single resistor.
  5. 5. A device as claimed in claim 3 or claim 4, wherein the product signal producing means comprises a multiplier circuit arranged to produce an analogue signal whose
    instantaneous magnitude is dependent upon the product of the instantaneous magnitudes of the input signals received by the multiplier circuit, and a converter circuit arranged to convert said analogue signal to a digital signal representative of the magnitude of said analogue signal, said digital signal constituting said product signal.
  6. 6. A device as claimed in claim 5, wherein the multiplier circuit comprises a mark-space multiplier.
  7. 7. A device as claimed in claim 5, wherein the multiplier circuit comprises a variable transconductance multiplier.
  8. 8. A device as claimed in any one of claims 5 to 7, wherein the converter circuit comprises an analogue-to-digital converter.
  9. 9. A device as claimed in any one of claims 5 to 7, wherein the converter circuit comprises a signal-to-frequency converter arranged to convert said analogue signal to a pulse signal whose instantaneous pulse rate is dependent upon the magnitude of the analogue signal, said pulse signal constituting said digital signal.
  10. 10. A device as claimed in any one of claims 5 to 9, wherein the output signal producing means comprises accumulating means arranged to receive and accumulate the digital signals produced by the product signal producing means and to produce an output pulse when the number accumulated therein reaches a predetermined total.
  11. 11. A device as claimed in any one of claims 5 to 10, wherein the output signal producing means comprises means responsive to said analogue signal to produce a signal indicative that the power being supplied via the distribution circuit has exceeded a predetermined level.
  12. 12. A device as claimed in claim 11, wherein the power level signal producing means comprises an accumulating circuit arranged to receive and accumulate the digital signals produced by the product signal producing means, means for periodically resetting the contents of the accumulating circuit to an initial value, and means responsive to the contents of the accumulating circuit reaching a predetermined value to produce said power level signal.
  13. 13. A device as claimed in claim 11 or claim 12, further including a circuit breaker connected in series with the wires of the distribution circuit and responsive to the power level signal to interrupt said distribution circuit.
  14. 14. A device as claimed in any one of the preceding claims, for use with a distribution circuit having at last two live wires, comprising a respective such pair of current terminals, a respective such current sensing means, a respective such voltage sensing means, a respective such electronic circuit and a respective such D.C. power suppply associated with each live wire.
  15. 15. A device as claimed in claim 10 or in any one of claims 11 to 14 when dependent from claim 10, further comprises a counting and indicating means for counting the output pulses from the or all of the accumuling means, and indicating the number of pulses counted, whereby the device serves as a watthour meter.
  16. 16. A device as claimed in claim 15, wherein the counting and indicating means comprises an electromechanical totalising counter having a plurality of indicator wheels, a solenoid connected to be energised in response to said output pulses, and a wheel-driving member which is arranged to drive said indicator wheels in response to energisation of the solenoid.
  17. 17. A device as claimed in claim 15, wherein the counting and indicating means comprises a stepping motor connected to be driven by said output pulses and a plurality of indicator wheels arranged to be driven by the stepping motor.
  18. 18. A device as claimed in claim 15, wherein the counting and indicating means comprises a piezoelectric member connected to receive and be flexed by said output pulses and a plurality of indicator wheels arranged to be driven by said flexing of the piezoelectric member.
  19. 19. A device as claimed in claim 15, wherein the counting and indicating means comprises an electronic counter to the non-volatile memory type, which retains the count therein unchanged while the power supply to the counter is temporarily removed, and electronic multi-digit display means connected to display the count in the counter.
  20. 20. A device as claimed m any preceding claim, further comprising a relay adapted to be operated by coded control signals superimposed upon the alternating power supply voltage between two of the wires of the distribution circuit.
  21. 21. A device as claimed in claim 20, wherein the relay is a solid state relay.
  22. 22. A device as claimed in claim 21, wherein the relay is arranged to receive and be rendered operative by said D.C. power supply or by one of said D.C. power supplies.
  23. 23. A device as claimed in claim 22, wherein the the relay and the electronic circuit employ clock pulses in their operation, further comprising a common clock pulse generator for generating such clock pulses and supplying them both to the relay and to the electronic circuit or to one of the electronic circuits.
  24. 24. A device as claimed in any one of claims 20 to 23 when dependent from any one of claims 15 to 19, comprising a further counting and indicating means similar to the firstmentioned counting and indicating means, the relay being arranged to selectively route the output pulses to the firstmentioned or further counting and indicating means in response to respective ones of said coded control signals.
  25. 25. An electronic device designed for service installation in an A.C. utility power line having at least one live wire carrying a voltage typically of at least 100 volts relative to ground or to a neutral wire and including a shunt for said live wire to develop a low-voltage input signal representing the live-wire current where the shunt is connected, said device comprising a semiconductor-based electronic circuit associated with said shunt, said electronic circuit including a function circuit responsive to che current input signal from said shunt to provide an output signal functionally dependent on line power transmitted past the shunt, and further including all semiconductor components necessary to derive from the power line any input used by the function circuit to produce said output signal, a power supply circuit having an output connection to said electronic circuit for supplying thereto D.C. current within circuit operating voltage limits, and means for effecting a connection of said power supply and said electronic circuit to the power line which relates the power supply output to the live wire where the shunt is connected, electrically to float said electronic circuit substantially at the live-wire voltage, whereby the electronic circuit and its semiconductor components are effectively protected from signal surges in the power-line.
  26. 26. An electronic device according to claim 25, wherein said shunt provides a series-connected low resistance path for substantially all the live wire current.
  27. 27. An electronic device according to claim 25 or claim 26, wherein the connection effected to said power line includes a low resistance, substantially non-inductive, connection between the live wire and said electronic circuit.
  28. 28. An electronic device according to claim 25 or claim 26, wherein the connection effected to said power line includes a winding of a voltage transformer between the or a live wire and said electronic circuit.
  29. 29. An electronic device according to any one of claims 25 to 28, wherein said connection effecting means is also arranged to effect a non-inductive high resistance connection of said electronic circuit to another wire of the power line.
  30. 30. An electronic device according to claim 29, wherein said connection effecting means comprises a voltage divider providing a low-resistance connection to said live wire and a high-resistance connection to said neutral wire to obtain a low-voltage input signal for said electronic circuit representing the voltage between said live wire and said neutral wire.
  31. 31. An electronic device according to claim 30, wherein said function circuit is responsive to said voltage input signal as well as to said current input signal to provide said output signal in functional dependence upon the product of said input signals.
  32. 32. An electronic device according to claim 25, designed for a two-phase power line with two live wires and including a respective shunt for each live wire for developing a respective low-voltage input signal representing the current in its respective live wire, wherein the electronic circuit is arranged to float at the voltage of one of said live wires, and further comprising a voltage divider connected between said live wires and having a connection to said electronic circuit with substantially lower resistance to said one live wire than to the other, said connection effecting means including an isolating voltage transformer for combining said current input signals, said function circuit being responsive to the voltage input signal as well as the combined current input signals for providing said output signal in functional dependence upon the product of said voltage and combined current input signals.
  33. 33. An electronic device according to claim 25, designed for a three-phase line with three live wires, including a respective shunt for each live wire to develop a corresponding low-voltage input signal representing the respective live-wire current, said device comprising: such an electronic circuit associated with each such shunt; such a power supply circuit for each respective electronic circuit; such a connection effecting means for each respective power supply and corresponding electronic circuit; and means responsive to each of the output signals from the respective electronic circuits, while retaining isolation of the respective live-wires voltages, for providing indications functionally dependent on total line power transmitted past the three shunt connections.
  34. 34. An electronic device according to claim 33, further comprising a voltage divider for each respective live wire for connection between such wire and the neutral wire and having a connection to the respective electronic circuit with substantially lower resistance to the respective live wire than to the neutral wire.
GB3920580A 1978-05-15 1978-05-15 Electronic devices for producing an output signal related to electrical power Expired GB1603649A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
GB3920580A GB1603649A (en) 1978-05-15 1978-05-15 Electronic devices for producing an output signal related to electrical power

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
GB3920580A GB1603649A (en) 1978-05-15 1978-05-15 Electronic devices for producing an output signal related to electrical power

Publications (1)

Publication Number Publication Date
GB1603649A true GB1603649A (en) 1981-11-25

Family

ID=10408274

Family Applications (1)

Application Number Title Priority Date Filing Date
GB3920580A Expired GB1603649A (en) 1978-05-15 1978-05-15 Electronic devices for producing an output signal related to electrical power

Country Status (1)

Country Link
GB (1) GB1603649A (en)

Similar Documents

Publication Publication Date Title
US4500973A (en) Electronic devices
US4420721A (en) Electricity meters
US4365302A (en) High accuracy AC electric energy metering system
US5548209A (en) Solid state electric power usage meter and method for determining power usage
US4535287A (en) Electronic watt/watthour meter with automatic error correction and high frequency digital output
US4853620A (en) Circuit arrangement comprising multiplier circuits to find the sum of electrical power outputs for application in multi-phase electricity meters
CN103323642A (en) Internal self-check resistance bridge and method
US4749941A (en) Circuit arrangement for a meter for measuring two electrical quantities
US3999370A (en) Temperature compensated electronic timepiece
CA1145849A (en) Electronic watthour meter
GB1603649A (en) Electronic devices for producing an output signal related to electrical power
GB2197083A (en) Electric power measuring devices
GB1603650A (en) Electronic circuits for producing an output signal related to the integral of the product of two input signals
US4242634A (en) Electronic multiplying circuits
CA1142229A (en) Electronic watthour meter
US3777263A (en) Peak holding circuit
IE46784B1 (en) Electronic circuits for producing an output signal related to the integral of the product of two input signals
US4165485A (en) Electronic watt-hour meter
US3818207A (en) Apparatus for converting a measuring voltage into values not proportional thereto
US3218554A (en) Power measuring rectifier bridge circuit including exponential impedance means in the bridge diagonal
US2866159A (en) Apparatus responsive to the product of voltage and current of electrical circuits
US3461383A (en) Resistance measuring method and apparatus having means for alternately connecting unknown resistor to different arms of bridge
US3553580A (en) Scaling circuit for analog voltage signal measuring instruments
SU1278621A1 (en) Digital temperature meter
Corson et al. New concepts in systems for electrical measurement

Legal Events

Date Code Title Description
PS Patent sealed
PE20 Patent expired after termination of 20 years

Effective date: 19980514