GB2557225A - Interconnect system - Google Patents

Interconnect system Download PDF

Info

Publication number
GB2557225A
GB2557225A GB1620336.6A GB201620336A GB2557225A GB 2557225 A GB2557225 A GB 2557225A GB 201620336 A GB201620336 A GB 201620336A GB 2557225 A GB2557225 A GB 2557225A
Authority
GB
United Kingdom
Prior art keywords
arbiter
stage
slave
microprocessor
master device
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Withdrawn
Application number
GB1620336.6A
Other versions
GB201620336D0 (en
Inventor
Christian Svenkerud Jens
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Nordic Semiconductor ASA
Original Assignee
Nordic Semiconductor ASA
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Nordic Semiconductor ASA filed Critical Nordic Semiconductor ASA
Priority to GB1620336.6A priority Critical patent/GB2557225A/en
Publication of GB201620336D0 publication Critical patent/GB201620336D0/en
Priority to TW106141583A priority patent/TW201822003A/en
Priority to PCT/GB2017/053609 priority patent/WO2018100376A1/en
Publication of GB2557225A publication Critical patent/GB2557225A/en
Withdrawn legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/14Handling requests for interconnection or transfer
    • G06F13/36Handling requests for interconnection or transfer for access to common bus or bus system
    • G06F13/362Handling requests for interconnection or transfer for access to common bus or bus system with centralised access control
    • G06F13/366Handling requests for interconnection or transfer for access to common bus or bus system with centralised access control using a centralised polling arbiter
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F2213/00Indexing scheme relating to interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F2213/0038System on Chip

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Bus Control (AREA)

Abstract

Disclosed is an interconnect system for microprocessors, the interconnect arranged to control access to a slave device 202. The interconnect has first stage master devices 206a-d, each master device has an associated priority value for the slave. A first stage arbiter 204a connected to the first stage master devices determines a first selected master device from the first stage master devices wishing to connect to the slave using the priority values of the devices. The arbiter then produces a transaction including the priority value 216a-d associated with the first selected master device and sends it to a second stage arbiter 204b. The second stage arbiter is connected to second stage master devices 206e-g each having an associated priority value 216e-g for the slave. The second arbiter determines a second selected master device from the priority values 216e-g of any second stage master device wishing to connect to the slave and the priority value 216a-d of the transaction from the first stage arbiter.

Description

(71) Applicant(s):
Nordic Semiconductor ASA
Otto Nielsens veg 12, Trondheim, 7052, Norway (72) Inventor(s):
Jens Christian Svenkerud
(51) INT CL:
G06F 13/366 (2006.01)
(56) Documents Cited:
GB 2337138 A US 5729702 B
US 20110138092 A US 20080059674 A
US 20070073949 A US 20040210695 A
US 20030167294 A
(58) Field of Search:
INT CL G06F
Other: EPODOC, WPI.
(74) Agent and/or Address for Service:
Dehns
St. Bride's House, 10 Salisbury Square, LONDON, EC4Y 8JD, United Kingdom (54) Title of the Invention: Interconnect system
Abstract Title: Multi stage arbiter to control access by devices via a microprocessor interconnect system.
(57) Disclosed is an interconnect system for microprocessors, the interconnect arranged to control access to a slave device 202. The interconnect has first stage master devices 206a-d, each master device has an associated priority value for the slave. A first stage arbiter 204a connected to the first stage master devices determines a first selected master device from the first stage master devices wishing to connect to the slave using the priority values of the devices. The arbiter then produces a transaction including the priority value 216a-d associated with the first selected master device and sends it to a second stage arbiter 204b. The second stage arbiter is connected to second stage master devices 206e-g each having an associated priority value 216e-g for the slave. The second arbiter determines a second selected master device from the priority values 216e-g of any second stage master device wishing to connect to the slave and the priority value 216a-d of the transaction from the first stage arbiter.
Figure GB2557225A_D0001
1/4
Figure GB2557225A_D0002
Fig. 1 Prior Art
2/4
114
Figure GB2557225A_D0003
Γ\Ι ώ
Prior Art
3/4
Figure GB2557225A_D0004
4/4
314
Figure GB2557225A_D0005
cub
- 1 129492
Interconnect System
The present invention relates to interconnect systems, particularly the arbitration of requests to interact with a slave device generated by multiple master devices connected at different stages in a multi-stage interconnect system.
Modern electronic devices such as system-on-chip (SoC) devices may include an interconnect system to allow multiple master devices to access a given slave device. Typically an arbitration unit or arbiter is arranged to determine which master device has priority access to the slave device in the event that more than one of them requests access or initiates a transaction involving the slave.
However, the Applicant has appreciated that conventional interconnect systems typically suffer from timing issues and relatively high power consumption.
When viewed from a first aspect, the present invention provides a microprocessor comprising an interconnect system arranged to control access to a slave device, said interconnect system comprising:
a plurality of first stage master devices, wherein each master device has a priority value for said slave associated therewith;
a first stage arbiter connected to said plurality of first stage master devices and arranged to: determine a first selected master device from the priority values of those of the first stage master devices wishing to connect to the slave; and produce a transaction including the priority value associated with the first selected master device; and a second stage arbiter connected to said first stage arbiter to receive said transaction and further connected to at least one second stage master device having a priority value for said slave associated therewith, said second arbiter being arranged to: determine a second selected master device from the priority values of any second stage master device wishing to connect to the slave and the priority value of the transaction from the first stage arbiter.
Thus it will be appreciated by those skilled in the art that an interconnect system in accordance with embodiments of the present invention provides a multi-stage system wherein different master devices are connected at different stages, and
-2each stage has an arbiter. The first stage arbiter determines from the priority values associated with its connected master devices that wish to connect to the slave which master device should be selected and passes this as a transaction which includes the priority value of the selected master to the second stage arbiter. The second stage arbiter compares the transaction priority value to the priority value(s) associated with any master device connected to the second stage arbiter that wishes to connect to the slave. If the master device selected by the first arbiter is determined to be of greater priority than any master device connected to the second arbiter that wishes to connect to the slave, the second arbiter will select the master device selected by the first arbiter.
Dividing the interconnect system into two or more stages can give a number of advantages. For example each stage can be designed with knowledge only of the number of masters that are connected to that stage, i.e. without needing to know the number of masters connected to other stages. Moreover the connection matrix required for each stage is simplified compared to a densely connected matrix as is required for a corresponding single-stage system. These benefits means that the individual stages can be developed and implemented more easily and independently than was previously the case.
An interconnect system in accordance with embodiments of the present invention also allows for the priority values associated with each master device to be set completely independently of the configuration of the interconnect system itself.
In a set of embodiments the first and second arbiters are located in different clock domains having respective lower and higher frequencies. This allows a further advantage of embodiments of the invention to be realised whereby improved and less critical timing paths, fewer gates and therefore less power is needed in the higher frequency clock domain. In one illustrative example the first stage arbiter is located in the lower clock domain - e.g. 16 MHz - and the second stage arbiter is located in the higher frequency clock domain - e.g. 64 MHz.
In a set of embodiments transactions originating from the first stage are always addressed to one particular slave. This means that no new address decoding is
- 3required in the second stage for these transactions which provides a saving in the number of gates needed in a digital integrated circuit implementation.
In a set of embodiments the priority levels comprise a plurality of bits. This allows the system to support ‘fine grain’ priority levels rather than simpler ‘high’ or ‘low’ levels.
The second stage arbiter could effect a connection between said second selected master device and said slave device. Alternatively the second stage arbiter could produce a second transaction including the priority value associated with the second selected master device. This could be passed to a third stage arbiter, thereby forming a cascade or hierarchy of arbiters. Alternatively it could be passed to another system to effect the connection between said second selected master device and said slave device.
It is also envisaged that a downstream arbiter could receive transactions from more than one upstream arbiter.
While it will be appreciated that the arbiters may apply any algorithm or metric in order to determine which master device connected to it should be the selected master device for that stage, in some preferred embodiments the first selected master device is determined to be the master device having the highest priority value associated therewith. In a set of potentially overlapping embodiments, the second selected master device is determined to be the master device having the highest priority value associated therewith (which may be connected to the second arbiter or associated with the transaction priority value).
In some embodiments, the slave device is connected to the second arbiter. It will of course be appreciated that in the set of embodiments wherein the interconnect system comprises more than two arbiters, the slave device may, at least in some embodiments, be connected to a final arbiter, said final arbiter being an arbiter that does not produce a transaction with a priority value (although typically it will pass along a transaction without a priority value).
-4The priority value assigned for each master device for the slave (or for each slave that the master can access) may be configured either during the design of the interconnect system or may, at least in preferred embodiments, be userconfigurable. Such embodiments may allow the user to configure priorities for each master-slave pair without having to take into account the internal architecture of the interconnect system , which clock domain the master is in etc.
As mentioned above, in at least some embodiments the priority values are fixed during use. However in some alternative embodiments, at least some of the priority values are arranged to vary dynamically when said interconnect system is in use. Having the priority values vary dynamically may also be useful in systems having different modes of operation wherein different master devices are given different priorities than would be the normal in other modes of operation.
In some embodiments, the interconnect system is arranged to control access to two or more slave devices. It may be arranged so that master devices at all stages have access to slave devices at all stages or there may only be a subset of possible pairing that are permitted.
While it will be appreciated by those skilled in the art that there are numerous specifications for interconnect systems known in the art perse, in at least some preferred embodiments the interconnect system is implemented in accordance with the Advanced Microcontroller Bus Architecture (AMBA®) specification. Those skilled in the art will appreciate that the AMBA® specification is an industrystandard outlined by ARM®. In such embodiments, the interconnect system may be implemented using the AMBA® high-performance bus life (AHB-Lite) protocol.
Certain embodiments of the invention will now be described, by way of example only, with reference to the accompanying drawings in which:
Fig. 1 shows a block diagram of a conventional interconnect system;
Fig. 2 shows a block diagram of a typical implementation of the interconnect system of Fig. 1;
Fig. 3 shows a block diagram of a interconnect system in accordance with an embodiment of the present invention; and
- 5Fig. 4 shows the implementation of Fig. 2 when adapted to incorporate the interconnect system of Fig. 3.
Fig. 1 shows a block diagram of a conventional interconnect system 1. The interconnect system comprises: a slave device 2; an arbiter 4; a multiplexer 5 and four master devices 6a, 6b, 6c, 6d. The multiplexer 5 is connected to each of the master devices 6a-d through respective connections A - D and to the slave 2. While only one slave device is shown in Fig. 1, it will be appreciated that a typical interconnect system may have a plurality of slaves connected to it. The slave device 2 can only serve one master device 6a, 6b, 6c, 6d at a time. For each connection between a master device 6a, 6b, 6c, 6d and the slave device 2, there is a priority value 16a, 16b, 16c, 16d which is output from a respective priority output 9a, 9b, 9c, 9d provided on each of the master devices 6a, 6b, 6c, 6d respectively. Each of these priority values 16a, 16b, 16c, 16d is input to a priority input 8a, 8b,
8c, 8d provided on the arbiter 4. Each of the master devices 6a, 6b, 6c, 6d is also arranged to provide a request signal 18a, 18b, 18c, 18d to the arbiter 4 via respective request outputs 11a, 11b, 11c, 11 d that are connected to respective request inputs 10a, 10b, 10c, 10d of the arbiter 4. Each of these request signals 18a, 18b, 18c, 18d is typically a binary 1 if the respective master module 6a, 6b, 6c, 6d is requesting access to the slave device 2 and is a binary 0 if not.
In the first phase of a transaction (i.e. an exchange of data between the master devices 6a, 6b, 6c, 6d and the slave device 2), the arbiter 4 grants access to the slave device 2 to the master device 6a, 6b, 6c, 6d having the highest priority value 16a, 16b, 16c, 16d of the master devices 6a, 6b, 6c, 6d that are currently indicating via their respective request signals 18a, 18b, 18c, 18d that they wish to access the slave device 2.
Once the arbiter 4 has determined which of the master devices 6a, 6b, 6c, 6d should be granted access to the slave device 2, the arbiter 4 outputs, via its selector output 12, a selection signal 13 which is provided to a multiplexer 5 which is part of the interconnect system and which utilises the selector signal 13 to permit a connection 14 between the slave device 2 and the appropriate master device 6a, 6b, 6c, 6d.
-6Fig. 2 shows a functional block diagram of a typical implementation of the interconnect system of Fig. 1. The implementation shown in Fig. 2 is typical of the ARM® Advanced Microcontroller Bus Architecture (AMBA®), an open standard interconnect specification for the connection of functional blocks in a system on chip (SoC) design. In this particular implementation, a processor 100 and peripheral devices 102 are arranged to access a set of eight random access memory (RAM) units 110a-h using the AMBA®3 AHB-Lite Protocol.
The processor 100 comprises: a central processing unit (CPU) core 104 such as an ARM® Cortex® M4 processor core; a set of parallel bridges 106 such as AHB-AHB (or “AHB2AHB”) bridges, one for each master; and an arbiter 108 for each slave. Each arbiter 108 is connected to its respective slave 110 by a signal/bus set 120.
The peripherals 102 include a number of direct memory access (DMA) master devices 112. While shown as a single functional block for illustrative purposes, the peripherals 102 in this particular example include twenty DMA master devices 112. These DMA master devices 112 are connected to the bridges 106 via buses 118. The bridges 106 serve to convert transactions from the master devices 112 which operate in a first clock domain at 16MHz to the 64MHz used in the second clock domain in which the RAM unit slaves 110 reside. Similarly the bridges 106 convert read data and response signals from 64MHz to 16MHz.. The bridges 106 are connected to the arbiter 108 via further buses 116, corresponding in number to the buses 118 between the DMA master devices 112 and the bridges 106. The arbiter 108 is also connected to the CPU core 104 via other buses 114. There may, by way of example only, be three buses from the core 104 to the each of the eight arbiters 108 and thus each of the arbiters 108 accepts twenty-three busses 114,
116. The eight arbiters 108 are arranged to determine which of the twenty-three master devices should be given access to the eight slave devices, i.e. the eight RAM units 110a-h.
Fig. 3 shows a block diagram of an interconnect system in accordance with an embodiment of the present invention. The interconnect system depicted in Fig. 3 comprises: a slave device 202; a number of master devices 206a-g; two multiplexers 205a, 205b and two arbiters 204a, 204b compared to the single multiplexer and arbiter in the interconnect system shown in Fig. 1. This creates a
- 7two-stage interconnect system. In the first stage, which may for example be in a 16 MHz clock domain, four of the master devices 206a-d are connected to the first arbiter 204a so that their priority outputs 209a-d and request outputs 211a-d are connected to the respective priority inputs 208a-d and request inputs 210a-d of the first arbiter 204a. The master devices 206a-d are also connected to the first multiplexer 205a by respective connections A-D.
The other three master devices 206e-g are in the second stage, which may be in a 64 MHz clock domain, connected to the second arbiter 204b. Similarly, their respective priority outputs 209e-g and request outputs 211e-g are connected to the corresponding priority inputs 208e-g and request inputs 210e-g of the second arbiter 204b. These master devices 206e-g are also connected to the second multiplexer 205b by respective connections E-G. The first stage multiplexer 205a is connected to the second stage multiplexer 205b by a connection H.
The first arbiter 204a is arranged to determine which of the four master devices 206a-d connected to it has the highest priority value 216a-d of the master devices 206a-d having their respective request signals 218a-d set to binary ‘T. The first arbiter 204a then outputs via its priority output 212a a priority signal 220 corresponding to the priority value of the master devices 206a-d which has the highest priority value. The priority signal 220 is input to the fourth priority input 208h of the second arbiter 204b. Along with this a request signal 222 is output from the request output 224a of the first arbiter 204a to the request input 21 Oh of the second arbiter. Each instance of a request signal 222, priority signal 220 and corresponding control signals and data passed over connection H between the two multiplexers 205a, 205b comprise a transaction. The priority value of these transactions going between the first stage and the second stage can change from one transaction to the next.
In addition, the first arbiter 204a passes a selector signal 213a to the first multiplexer 205a. This allows the corresponding master 206a-d to be connected to the slave 202 once access has been granted.
The second arbiter 204b is arranged to determine which master device 206e-g connected to it and requesting access has the highest priority value 216e-g.
- 8However the second arbiter 204b also compares these priority values 216e-g with the priority value 220 provided to it by the first arbiter 204a. Thus, in effect, the master device selected by the second arbiter 204a will be the master device with the highest priority value 216a-g of all seven of the master devices 206a-g which want to connect to the slave 202. The second arbiter 204b passes a selector signal 213b to the second multiplexer 205b. As previously described with reference to Fig. 1, this will enable a connection between the slave device 202 and the appropriate master device 206 . In accordance with the AHB Lite protocol, this is achieved by the multiplexer 205b sending a ‘ready’ signal, if necessary via the first stage multiplexer 205a using the connection H, to the master device which has been granted access. Any other requesting master devices 206 will not get such a ‘ready’ signal and will thus have to wait.
Fig. 4 shows the implementation of Fig. 2 when adapted to incorporate the interconnect system of Fig. 3. When compared to the implementation shown in Fig. 2, it will be readily seen that the peripherals 302 now also include a set of eight arbiters 308a (one for each end RAM slave 310a-h) to which the DMA master devices 312 are connected via twenty buses 322. This set of arbiters 308a is each arranged to determine which of the twenty DMA master devices 312 have the highest priority for a given slave 310a-h and produce outputs accordingly. Each master device 312 can request access to any of the slaves 310a-h by means of the corresponding arbiter, although a master can only request access to one slave via one arbiter at a time. The outputs from the arbiters 308a are passed to the eight bridges 306 via eight buses 318. The number of buses 316 connecting the bridges 306 to the second set of arbiters 308b need only be the same as the number of buses 318 connecting the bridges 306 to the first set of arbiters 308a, thus only eight buses are required here. It will be appreciated that the second set of arbiters 308b need only compare inputs from eleven buses - the three outputs produced by the CPU core 304 plus the eight buses from the bridges 306 - compared to twenty three in the arrangement of Fig. 2. The second set of arbiters 308b produce signals indicating which of its eleven masters should be granted access to each of the eight independent RAM units 310a-h
The second set of arbiters 308b in this case do not have to compare the priority values of all twenty DMA master devices 312 and only eight bridges are required in
- 9this domain compared to twenty. This is particularly advantageous as the second set of arbiters 308b are in the faster clock domain when compared to the first set of arbiters 308a. This means that fewer logic gates and flip-flops are required in the faster clock domain which reduces the overall power consumption and complexity of the circuit as a whole. The complexity of the circuit is reduced as fewer input/output (10) ports are required on the interface between the processor 300 and the peripherals 302. This also reduces the number of time critical paths in the faster processor clock domain, providing the possibility of using higher clock frequencies within the processor 300 than with conventional interconnect systems.
Moreover much of the requirement for multiplexing is moved from the fast to the slow clock domain which means that the power is further reduced as the additional arbiter is not activated by transactions from the processor.
Thus it will be seen that the present invention provides a multi-stage interconnect system that can be readily scaled for any number of slave devices and master devices. Interconnect systems in accordance with embodiments of the present invention provide user-programmable priority settings that are independent of the physical configuration of the interconnect system and uses transactions carrying the priority levels between the stages. It will be appreciated by those skilled in the art that the embodiments described hereinabove are merely exemplary and are not limiting on the scope of the invention.
- 1030 01 17

Claims (13)

  1. Claims:
    1. A microprocessor comprising an interconnect system arranged to control access to a slave device, said interconnect system comprising:
    5 a plurality of first stage master devices, wherein each master device has a priority value for said slave associated therewith;
    a first stage arbiter connected to said plurality of first stage master devices and arranged to: determine a first selected master device from the priority values of those of the first stage master devices wishing to connect to the slave; and produce
    10 a transaction including the priority value associated with the first selected master device; and a second stage arbiter connected to said first stage arbiter to receive said transaction and further connected to at least one second stage master device having a priority value for said slave associated therewith, said second arbiter being
    15 arranged to: determine a second selected master device from the priority values of any second stage master device wishing to connect to the slave and the priority value of the transaction from the first stage arbiter.
  2. 2. The microprocessor as claimed in claim 1 wherein the first and second
    20 arbiters are located in different clock domains having respective lower and higher frequencies.
  3. 3. The microprocessor as claimed in claim 2 wherein the first stage arbiter is located in the lower frequency clock domain and the second stage arbiter is located
    25 in the higher frequency clock domain.
  4. 4. The microprocessor as claimed in any preceding claim wherein transactions originating from the first stage are always addressed to one particular slave.
    30 5. The microprocessor as claimed in any preceding claim wherein the priority levels comprise a plurality of bits.
    6. The microprocessor as claimed in any preceding claim wherein the second stage arbiter is arranged to produce a second transaction including the priority
    35 value associated with the second selected master device, said transaction being
    - 11 30 01 17 passed to another system to effect the connection between said second selected master device and said slave device.
    7. The microprocessor as claimed in any preceding claim wherein the first
  5. 5 selected master device is determined to be the master device having the highest priority value associated therewith.
  6. 8. The microprocessor as claimed in any preceding claim wherein the second selected master device is determined to be the master device having the highest
    10 priority value associated therewith.
  7. 9. The microprocessor as claimed in any preceding claim wherein the slave device is connected to the second arbiter.
    15
  8. 10. The microprocessor as claimed in any preceding claim wherein the interconnect system comprises more than two arbiters and the slave device is connected to a final arbiter, said final arbiter being an arbiter that does not produce a transaction with a priority value.
    20
  9. 11. The microprocessor as claimed in any preceding claim wherein the priority value assigned for each master device for the slave is user-configurable.
  10. 12. The microprocessor as claimed in any preceding claim wherein at least some of the priority values are arranged to vary dynamically when said interconnect
    25 system is in use.
  11. 13. The microprocessor as claimed in any preceding claim wherein the interconnect system is arranged to control access to two or more slave devices.
    30
  12. 14. The microprocessor as claimed in any preceding claim wherein only a subset of possible pairings of master devices and slave devices is permitted.
  13. 15. The microprocessor as claimed in any preceding claim wherein the interconnect system is implemented in accordance with the Advanced
    35 Microcontroller Bus Architecture specification.
    Intellectual
    Property
    Office
    Application No: GB1620336.6 Examiner: Mr David Maskery
GB1620336.6A 2016-11-30 2016-11-30 Interconnect system Withdrawn GB2557225A (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
GB1620336.6A GB2557225A (en) 2016-11-30 2016-11-30 Interconnect system
TW106141583A TW201822003A (en) 2016-11-30 2017-11-29 Interconnect system
PCT/GB2017/053609 WO2018100376A1 (en) 2016-11-30 2017-11-30 Interconnect system

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
GB1620336.6A GB2557225A (en) 2016-11-30 2016-11-30 Interconnect system

Publications (2)

Publication Number Publication Date
GB201620336D0 GB201620336D0 (en) 2017-01-11
GB2557225A true GB2557225A (en) 2018-06-20

Family

ID=58073266

Family Applications (1)

Application Number Title Priority Date Filing Date
GB1620336.6A Withdrawn GB2557225A (en) 2016-11-30 2016-11-30 Interconnect system

Country Status (3)

Country Link
GB (1) GB2557225A (en)
TW (1) TW201822003A (en)
WO (1) WO2018100376A1 (en)

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP7401050B2 (en) * 2018-09-18 2023-12-19 キヤノン株式会社 bus control circuit
TWI724608B (en) * 2019-11-04 2021-04-11 鴻海精密工業股份有限公司 Microcontroller architecture and data reading method in architecture

Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5729702A (en) * 1993-06-21 1998-03-17 Digital Equipment Corporation Multi-level round robin arbitration system
GB2337138A (en) * 1998-01-30 1999-11-10 * Sgs-Thomson Microelectronics Limited Arbitrating between a plurality of requests to access resources
US20030167294A1 (en) * 2002-03-01 2003-09-04 Darren Neuman System and method for arbitrating clients in a hierarchical real-time dram system
US20040210695A1 (en) * 2003-04-18 2004-10-21 Wolf-Dietrich Weber Various methods and apparatuses for arbitration among blocks of functionality
US20070073949A1 (en) * 2005-09-29 2007-03-29 International Business Machines Corporation Fair hierarchical arbiter
US20080059674A1 (en) * 2006-09-01 2008-03-06 Jiaxiang Shi Apparatus and method for chained arbitration of a plurality of inputs
US20110138092A1 (en) * 2009-06-08 2011-06-09 Takashi Morimoto Arbitration device, arbitration system, arbitration method, semiconductor integrated circuit, and image processing device

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7120714B2 (en) * 2003-05-27 2006-10-10 Intel Corporation High-speed starvation-free arbiter system, rotating-priority arbiter, and two stage arbitration method
US7200699B2 (en) * 2004-09-02 2007-04-03 Intel Corporation Scalable, two-stage round robin arbiter with re-circulation and bounded latency

Patent Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5729702A (en) * 1993-06-21 1998-03-17 Digital Equipment Corporation Multi-level round robin arbitration system
GB2337138A (en) * 1998-01-30 1999-11-10 * Sgs-Thomson Microelectronics Limited Arbitrating between a plurality of requests to access resources
US20030167294A1 (en) * 2002-03-01 2003-09-04 Darren Neuman System and method for arbitrating clients in a hierarchical real-time dram system
US20040210695A1 (en) * 2003-04-18 2004-10-21 Wolf-Dietrich Weber Various methods and apparatuses for arbitration among blocks of functionality
US20070073949A1 (en) * 2005-09-29 2007-03-29 International Business Machines Corporation Fair hierarchical arbiter
US20080059674A1 (en) * 2006-09-01 2008-03-06 Jiaxiang Shi Apparatus and method for chained arbitration of a plurality of inputs
US20110138092A1 (en) * 2009-06-08 2011-06-09 Takashi Morimoto Arbitration device, arbitration system, arbitration method, semiconductor integrated circuit, and image processing device

Also Published As

Publication number Publication date
GB201620336D0 (en) 2017-01-11
TW201822003A (en) 2018-06-16
WO2018100376A1 (en) 2018-06-07

Similar Documents

Publication Publication Date Title
EP1851641B1 (en) Switch matrix system with plural bus arbitrations per cycle via higher-frequency arbiter
Lu et al. SAMBA-Bus: A high performance bus architecture for system-on-chips
JP2002049576A (en) Bus architecture for system mounted on chip
CN116028413A (en) Bus arbiter, bus arbitration method, device and medium
Wingard et al. Integration architecture for system-on-a-chip design
GB2557225A (en) Interconnect system
WO2009009133A2 (en) Dual bus system and method
US8867533B2 (en) Multi-tier switch interface unit arbiter
Aljumah et al. Amba based advanced dma controller for soc
Noami et al. High priority arbitration for less burst data transactions for improved average waiting time of Multi-Processor Cores
US20190018470A1 (en) Interconnect serialization system and method
Divekar et al. Multichannel AMBA AHB with multiple arbitration technique
US5933648A (en) Configurable arbitration device for controlling the access of components to an arbiter or the like based on a control input
JPH09153009A (en) Arbitration method for hierarchical constitution bus
JPH052555A (en) Internal bus for workstation interface device
US6199123B1 (en) Computer system for supporting increased PCI master devices without the requiring additional bridge chips
JP2008059047A (en) Information processing system and control method therefor
JP4124579B2 (en) Bus control system
Ingle et al. Design and simulation of multimaster ahblite bus interconnect
Divekar et al. Interconnect matrix for multichannel AMBA AHB with multiple arbitration technique
US7231539B1 (en) Reset circuit for resetting two clock domains
JPH0528104A (en) Multiprocessor system
JP2007164428A (en) Bus arbitration circuit and multilayer bus system using it
Vora A comparative Study of Different System-on-Chip Buses based on Industry standards: AMBA, CoreConnect and Wishbone
JPH11203253A (en) Exclusive access control method for shared resource

Legal Events

Date Code Title Description
WAP Application withdrawn, taken to be withdrawn or refused ** after publication under section 16(1)