GB2541323A - Digital receivers - Google Patents

Digital receivers Download PDF

Info

Publication number
GB2541323A
GB2541323A GB1619480.5A GB201619480A GB2541323A GB 2541323 A GB2541323 A GB 2541323A GB 201619480 A GB201619480 A GB 201619480A GB 2541323 A GB2541323 A GB 2541323A
Authority
GB
United Kingdom
Prior art keywords
signal
phase
clock signal
eye opening
vertical eye
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
GB1619480.5A
Other versions
GB201619480D0 (en
GB2541323B (en
Inventor
Willcocks Ben
Born Chris
Marquina Miguel
Sharratt Andrew
Van Der Horst Allard
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Phyworks Ltd
Original Assignee
Phyworks Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Phyworks Ltd filed Critical Phyworks Ltd
Priority to GB1619480.5A priority Critical patent/GB2541323B/en
Publication of GB201619480D0 publication Critical patent/GB201619480D0/en
Publication of GB2541323A publication Critical patent/GB2541323A/en
Application granted granted Critical
Publication of GB2541323B publication Critical patent/GB2541323B/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/08Details of the phase-locked loop
    • H03L7/0807Details of the phase-locked loop concerning mainly a recovery circuit for the reference signal
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/02Details ; arrangements for supplying electrical power along data transmission lines
    • H04L25/03Shaping networks in transmitter or receiver, e.g. adaptive shaping networks
    • H04L25/03006Arrangements for removing intersymbol interference
    • H04L25/03012Arrangements for removing intersymbol interference operating in the time domain
    • H04L25/03019Arrangements for removing intersymbol interference operating in the time domain adaptive, i.e. capable of adjustment during data reception
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter
    • H04L7/0054Detection of the synchronisation error by features other than the received signal transition
    • H04L7/007Detection of the synchronisation error by features other than the received signal transition detection of error based on maximum signal power, e.g. peak value, maximizing autocorrelation
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter
    • H04L7/02Speed or phase control by the received code signals, the signals containing no special synchronisation information
    • H04L7/033Speed or phase control by the received code signals, the signals containing no special synchronisation information using the transitions of the received signal to control the phase of the synchronising-signal-generating means, e.g. using a phase-locked loop
    • H04L7/0334Processing of samples having at least three levels, e.g. soft decisions

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Power Engineering (AREA)
  • Synchronisation In Digital Transmission Systems (AREA)

Abstract

A received digital signal is sampled at each bit period based on a first clock signal, and the phase of the clock signal is adjusted to maximize the vertical eye opening at the sampling time. The vertical eye opening is determined from a first signal value that a first predetermined proportion of samples are below, and a second value that a second proportion are below, and determining the difference between the two values. The threshold values for determining the proportions may be 55% and 45%. The first clock signal may be generated from the received signal using a phase locked loop in a CDR process. An initialization step may first determine the phase that corresponds to the peak vertical eye opening by performing a sweep of all phase values to determine an initial optimal phase shift. The sampled output may be retimed to a second clock signal that is initially phase matched to the first clock signal. The phase may be iteratively varied to fine-tune the phase to locate the largest vertical eye opening. By increasing the vertical eye opening of the signal the signal to noise ratio of the recovered signal is improved.

Description

DIGITAL RECEIVERS
The present invention relates to methods and apparatus for receiving digital data signals and especially to methods and apparatus for identifying the bits in a received signal.
In a conventional binary, serial data link between a transmitter and a receiver each ‘bit’ of information is encoded by the transmitter as the polarity of the signal. Depending on the nature of the transmitter and the receiver the signal which is transmitted may, for instance, be an electrical signal or optical signal and the signal may be transmitted via any suitable channel, for example via free space or via a suitable guide medium such as a conductive wire or fibre optic cable. The data is transmitted at a fixed rate, with each data bit occupying a period of time equal to the bit period. The receiver is required to determine the polarity of each bit received in order to correctly recover the data sequence. A simple receiver will have a single threshold placed halfway between the average T level and the average ‘0’ level.
Some digital data streams, especially high-speed serial data streams are sent without an accompanying clock signal. The receiver generates a clock from an approximate frequency reference, and then phase-aligns to the transitions in the data stream with a phase-locked loop (PLL). This process is commonly known as clock and data recovery (CDR). A phase-locked loop or phase lock loop (PLL) is a control system that tries to generate an output signal whose phase is related to the phase of the input signal. A phase-locked loop circuit compares the phase of the input signal with a phase signal derived from its output oscillator signal and adjusts the frequency of its oscillator to keep the phases matched. The recovered clock determines the times at which the received signal is sampled and quantized.
The common approach to the PLL is to use it to generate a local clock aligned to the transitions in the data. This is shifted by 180 degrees (typically by means of a simple inversion) to provide the clock for sampling the input signal, such that the sampling time is midway between the transition times. A sampling time midway between the transition times, i.e. in the middle of the bit period, is generally used.
The present invention provides an improved method for sampling received data.
Thus according to the present invention there is provided a method of processing a received digital signal comprising the steps of: generating a first clock signal for sampling the received signal each bit period;; and adjusting the phase of the first clock signal to maximize the vertical eye opening of the signal at the sampling time.
As will be explained in more detail below the vertical eye opening of a signal is an indication of the extent of difference between the signal values of the bits of opposite polarity in the signal. In other words the gap between the signal values that represent a binary 1 and the signal values that represent a binary 0. By overlaying the signal values of a plurality of bits on the same graph an ‘eye’ diagram can be produced. The vertical extent of the eye opening, the gap between the signal levels of the 1s and Os is indicative of the signal to noise ratio of the signal. Ideally the signal should be compared to a reference level, to determine the polarity, i.e. whether it is a 1 or a 0, at the point of greatest eye opening. This is conventionally taken to be the midpoint of the bit period as determined in clock recovery. However, various channel effects may mean that the midpoint is not actually the best place to sample the signal. The method of the present invention determines substantially when the maximum eye opening occurs and samples at that time. The method may therefore involve estimating the vertical eye opening of the received signal.
The method may be iterative and may comprises the steps of measuring the vertical eye opening of the signal at a first phase of the first clock signal, making an adjustment to the phase of the first clock signal and determining whether the vertical eye opening has increased or decreased. If the vertical eye opening has increased the method is repeated with an another adjustment to the phase in the same direction, i.e. if a phase delay was increased the delay is increased further, if a phase delay was reduced it is reduced further. If however the eye opening reduces as a result of the phase adjustment the method is repeated with an adjustment to the phase in the opposite direction, i.e. if the initial adjustment was to increase a delay the next adjustment is to reduce it. In this way the phase is iteratively adjusted to find the position of maximum eye opening.
The invention also provide an apparatus for sampling a received digital data signal comprising: a clock generator for generating a first clock signal for sampling the signal, a comparator for comparing the received signal to a reference a phase shifter for adjusting the phase of the first clock signal; and a controller configured to adjust the phase of the first clock signal to maximize the vertical eye opening of the signal at the sampling time.
The invention will now be described by way of example only with respect to the following drawings, of which:
Figure 1 shows a symmetrical eye where the optimum sampling point is at the midpoint (in time) between the points with the highest crossing density;
Figure 2 illustrates a conventional approach for clock recovery;
Figure 3 shows how a phase dither is used to determine the optimum phase location for maximum eye opening at the sampling time;
Figure 4 shows the general flow diagram of the optimized phase algorithm; and Figure 5 shows the implementation of the invention, using 2 separate phase shifters.
Figure 1 shows an eye diagram for a received digital data signal. An eye diagram may be plotted by showing the signal evolution over a bit period for at least one signal representing a binary 1 with at least one signal representing a binary 0. Figure 1 shows a idealized eye diagram where the eye described by the evolution of the signal values is symmetrical. A digital receiver will generally compare the received signal to a reference level in order to determine the polarity of a particular bit. The comparison is clocked at a particular time and the result is used as the indication of the polarity of that bit.
In some data signals the data signal is received without a clock signal and so the clock signal needs to be recovered from the received data, for example using a phase locked loop. Figure 2 illustrates the principle. A clock signal 2 is aligned with transitions in the received data 1 so as to provide an aligned clock signal. This is then usually phase shifted by 180° to provide a phase shifted clock signal 3 which can be used to clock the output of the comparison step. This ensures that the signal is sampled at the midpoint of the bit period.
When the data signal is symmetrical, the mid-point also represents the point with the largest vertical eye opening. Assuming the noise on the signal is uncorrelated to the data pattern, the point with the largest vertical eye opening will also represent the sampling point where the signal-to-noise ratio is the highest. Sampling data at this point will result in the lowest error-rate and the best quality signal.
However in some instances, noise and other channel effects, may result in a received signal where the eye diagram is not symmetrical. Figure 3 illustrates an eye diagram wherein the signal evolution, i.e. the eye is not symmetrical. When the eye is not symmetrical, sampling at the mid-point between transitions may not represent the point with the largest vertical eye opening.
The present invention finds the sampling point with the largest vertical eye opening, independent from the eye crossing points.
In an embodiment of the present invention an adjustable phase shifter is used to adjust the phase of the clock signal used to sample the received signal. The phase shifter is controlled to adjust the phase shift in order to minimize the bit error rate.
Referring to Figure 5, this shows an apparatus diagram according to this invention.
Data is received at input 200, and provided to the Clock Recovery Unit (CRU, 201) and two samplers 204 and 206. The first sampler 204 uses the recovered clock as shifted by a first phase shifter 202 while the second sampler uses the recovered clock as shifted by a second phase shifter 203. The output of the first sampler is used by a control module 206 to control the algorithm 206, which determines where the largest eye opening is located. The output of the second sampler 205, which samples the received data at the point with the largest eye opening, is provided to the system output 207.
As the phase of the clock signal used for sampling is automatically adjusted it is not necessary to guarantee accurate phase alignment between the phase detector of the phase-locked loop and the quantizers of the receiver, across all corners of operation e.g. from one chip to another and/or across the range of operating temperatures. At high data rates, this is difficult to achieve. Thus the method relaxes the operating constraints on the receiver.
Further to minimize bit error rate, it is desirable to sample at the point of maximum vertical eye opening. Phase-locked loops typically provide a clock which is centered on the horizontal eye opening. Depending on the characteristics of the channel, it is quite common for the eye opening to be asymmetrical, so that the maximum vertical opening does not occur at this point.
The phase algorithm makes use of an estimate of vertical inner eye opening, which is obtained by determining the 45th and 55th percentile levels, i.e. a first level at which 45 percent of the signal values are below the first level and a second level at which 55 percent of the signal values are below the level. The 45th percentile is towards the top end of the distribution of zeros, and the 55th percentile is towards the bottom end of the distribution of ones. Therefore, the distance between these two points constitutes an estimation of inner eye opening. These exact percentiles need not be used and other percentiles may be used in other cases, but it is desirable not to be too close to the 50th percentile in order to be able to tolerate small disparities in the transmitted bit sequence (that is, small imbalances between the number of ones and number of zeros).
The phase algorithm operates at a fixed period during which a plurality of bits are detected. At the end of each period, the eye opening is compared with the eye opening at the end of the previous period. If the eye opening has increased, then the phase is advanced in the same direction as it was advanced last time. On the other hand, if the eye opening has decreased, then the phase is advanced in the opposite direction to that which was used last time. This algorithm has the effect of settling at an eye opening maximum, though even when settled it will of course continue to dither around the settling point.
Referring to figure 3 suppose that line 301 indicates the current sampling period. If the phase of the clock signal is adjusted to sample instead at time 302 it will be seen that the vertical eye opening decreases. Therefore the phase will adjusted in the other direction. If the phase is adjusted to time 303 this will show an increase in the vertical eye opening. Further adjustment will therefore be made in this direction until the eye opening again decreases.
The graph of eye opening as a function of phase is normally monotonic, but depending on the characteristics of the channel it can be non-monotonic, which gives rise to the possibility that the phase algorithm will settle at a local maximum, but not the overall maximum. To avoid this problem, an initial sweep is made over the full range of phase, and the location of the largest eye opening is noted. Operation of the phase algorithm is then started from this point. Subsequently the phase algorithm will track any slow variations without danger of becoming stuck at a local maximum.
It should be noted that it is generally only acceptable to perform the phase sweep at start-up, since it inevitably causes errors in the received data. The phase algorithm, on the other hand, only dithers the phase by small amounts, and can therefore run continuously without affecting the bit error rate unduly.
Figure 4 illustrates a flow chart of the method of operation according to the present invention.
The dither introduced by the phase algorithm inevitably increases the clock jitter. In order to minimize the clock jitter at the output of the receiver, the output signal may be retimed to a separate clock, produced by a second phase shifter. At the end of the initial sweep, both phase shifters are set to the phase corresponding to maximum eye opening. In normal operation, the second phase shifter remains at this setting, and consequently does not contribute to output jitter. However, it is necessary that the settings of the two phase shifters do not deviate excessively from each other, otherwise bit errors would be introduced in the retiming stage. For this reason, it may occasionally be necessary to adjust the second phase shifter if there has been a significant change in the range over which the main phase shifter is dithering. A simple hysteresis algorithm may be used to determine when adjustments in the setting of the second phase shifter are required.
Aspects will now be described with reference to the following numbered statements: S1. A method of processing a received digital signal comprising the steps of: generating a first clock signal for sampling the received signal each bit period; and adjusting the phase of the first clock signal to maximize the vertical eye opening of the signal at the sampling time. 52. A method as described in statement S1 wherein the method comprises the steps of: measuring the vertical eye opening of the signal at a first phase of the first clock signal; making an adjustment to the phase of the first clock signal; determining whether the vertical eye opening has increased or decreased and, if the vertical eye opening has increased repeating the method with an another adjustment to the phase in the same direction; otherwise repeating the method with an adjustment to the phase in the opposite direction. 53. A method as described in statement S1 or statement S2 wherein the method comprises deriving the first clock signal from the received signal. 54. A method as described in any of statements S1 to S3 wherein the step of determining the vertical eye opening comprises determining a first signal value that a first predetermined proportion of samples are below and a second signal value that a second predetermined proportion of signal values are below and determining the difference between the first and second signal values. 55. A method as described in statement S4 wherein the first predetermined proportion is about 55% and the second predetermined proportion is about 45%. 56. A method as described in any preceding statement S1 to S5 comprising an initialization step of performing a sweep of all phase values, determining an initial indication of maximum vertical eye opening and adjusting the phase of the first clock signal to the phase that corresponds to maximum vertical eye opening. 57. A method as described in any preceding statement S1 to S6 further comprising the step of retiming the sampled output to a second clock signal. 58. A method as described in statement S7 comprising wherein the second clock signal is initially phase matched to the first clock signal. 59. An apparatus for sampling a received digital data signal comprising: a clock generator for generating a first clock signal for sampling the signal, a comparator for comparing the received signal to a reference; a phase shifter for adjusting the phase of the first clock signal; and a controller configured to adjust the phase of the first clock signal to maximize the vertical eye opening of the signal at the sampling time. 510. An apparatus as described in statement S9 wherein the controller is configured to: measure the vertical eye opening of the signal at a first phase of the first clock signal; control the phase shifter to adjust to the phase of the first clock signal; determining whether the vertical eye opening has increased or decreased and, if the vertical eye opening has increased make another adjustment to the phase in the same direction; otherwise make an adjustment to the phase in the opposite direction. 511. An apparatus as described in statement S9 or statement S10 comprising a phase locked loop to generate the first clock signal from the received digital signal. 512. An apparatus as described in any of statements S9 to S11 wherein the controller is configured to determining the vertical eye opening by determining a first signal value that a first predetermined proportion of samples are below and a second signal value that a second predetermined proportion of signal values are below and determine the difference between the first and second signal values. 513. An apparatus as described in statement S12 wherein the first predetermined proportion is about 55% and the second predetermined proportion is about 45%. 514. An apparatus as described in any of statements S9 to S13 wherein the controller is configured, in an initialization mode, to control the phase shifter to sweep the phase of the first clock signal through all phase values, to determine an initial indication of maximum vertical eye opening and to control the phase shifter to adjust the phase of the first clock signal to the phase that corresponds to maximum vertical eye opening. 515. An apparatus as described in any of statements S9 to S14 further comprising a retimer for retiming the clocked output of the comparator to a second clock signal. 516. An apparatus as described in statement S15 comprising a phase locked loop which is initially phase matched to the first clock signal.

Claims (12)

1. A method of processing a received digital signal having a bit period comprising the steps of: sampling the received digital signal each bit period based on a first clock signal; and adjusting the phase of the first clock signal to maximize the vertical eye opening of the signal at the sampling time; wherein the vertical eye opening of the signal is determined by determining a first signal value that a first predetermined proportion of samples are below and a second signal value that a second predetermined proportion of signal values are below and determining the difference between the first and second signal values.
2. A method as claimed in claim 1 wherein the method comprises deriving the first clock signal from the received signal.
3. A method as claimed in claim 1 or claim 2 wherein the first predetermined proportion is 55% and the second predetermined proportion is 45%.
4. A method as claimed in any preceding claim comprising an initialization step of performing a sweep of all phase values, determining an initial indication of maximum vertical eye opening and adjusting the phase of the first clock signal to the phase that corresponds to maximum vertical eye opening.
5. A method as claimed in any preceding claim further comprising the step of retiming the sampled output to a second clock signal.
6. A method as claimed in claim 5 comprising wherein the second clock signal is initially phase matched to the first clock signal.
7. An apparatus for sampling a received digital data signal having a bit period comprising: a clock generator for generating a first clock signal for sampling the signal each bit period, a comparator for comparing the received signal to a reference level to sample the signal; a phase shifter for adjusting the phase of the first clock signal; and a controller configured to adjust the phase of the first clock signal to maximize a vertical eye opening of the signal at the sampling time; wherein the controller is configured to determine the vertical eye opening of the signal by determining a first signal value that a first predetermined proportion of samples are below and a second signal value that a second predetermined proportion of signal values are below and determine the difference between the first and second signal values.
8. An apparatus as claimed in claim 7 comprising a phase locked loop to generate the first clock signal from the received digital signal.
9. An apparatus as claimed in claim 7 or claim 8 wherein the first predetermined proportion is 55% and the second predetermined proportion is 45%.
10. An apparatus as claimed in any of claims 7 to 9 wherein the controller is configured, in an initialization mode, to control the phase shifter to sweep the phase of the first clock signal through all phase values, to determine an initial indication of maximum vertical eye opening and to control the phase shifter to adjust the phase of the first clock signal to the phase that corresponds to maximum vertical eye opening.
11. An apparatus as claimed in any of claims 7 to 10 further comprising a retimer for retiming an output of the comparator to a second clock signal.
12. An apparatus as claimed in claim 12 comprising a phase locked loop which is initially phase matched to the first clock signal.
GB1619480.5A 2010-06-28 2010-06-28 Digital receivers Active GB2541323B (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
GB1619480.5A GB2541323B (en) 2010-06-28 2010-06-28 Digital receivers

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
GB1010850.4A GB2481593B (en) 2010-06-28 2010-06-28 Digital receivers
GB1619480.5A GB2541323B (en) 2010-06-28 2010-06-28 Digital receivers

Publications (3)

Publication Number Publication Date
GB201619480D0 GB201619480D0 (en) 2017-01-04
GB2541323A true GB2541323A (en) 2017-02-15
GB2541323B GB2541323B (en) 2017-05-24

Family

ID=42583096

Family Applications (2)

Application Number Title Priority Date Filing Date
GB1010850.4A Active GB2481593B (en) 2010-06-28 2010-06-28 Digital receivers
GB1619480.5A Active GB2541323B (en) 2010-06-28 2010-06-28 Digital receivers

Family Applications Before (1)

Application Number Title Priority Date Filing Date
GB1010850.4A Active GB2481593B (en) 2010-06-28 2010-06-28 Digital receivers

Country Status (1)

Country Link
GB (2) GB2481593B (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11606082B2 (en) 2021-05-20 2023-03-14 International Business Machines Corporation Adjustable phase shifter

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2498940A (en) * 2012-01-31 2013-08-07 Texas Instruments Ltd Optimising parameters in a data receiver using data waveform eye height measurements

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4789994A (en) * 1987-08-12 1988-12-06 American Telephone And Telegraph Company, At&T Bell Laboratories Adaptive equalizer using precursor error signal for convergence control
US7362837B2 (en) * 2003-08-29 2008-04-22 Intel Corporation Method and apparatus for clock deskew
WO2010071977A1 (en) * 2008-12-26 2010-07-01 Nortel Networks Limited Baseband recovery in wireless networks, base transceiver stations, and wireless networking devices

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2692281B2 (en) * 1989-07-31 1997-12-17 ソニー株式会社 Data processing device
US6084931A (en) * 1997-10-31 2000-07-04 Motorola, Inc. Symbol synchronizer based on eye pattern characteristics having variable adaptation rate and adjustable jitter control, and method therefor
US6731697B1 (en) * 2000-10-06 2004-05-04 Cadence Desicgn Systems, Inc. Symbol timing recovery method for low resolution multiple amplitude signals
EP1402645A4 (en) * 2001-05-03 2006-08-23 Coreoptics Inc Amplitude detection for controlling the decision instant for sampling as a data flow
GB2397982B (en) * 2003-01-28 2005-11-23 Phyworks Ltd Receiver
DE102006020107B3 (en) * 2006-04-29 2007-10-25 Infineon Technologies Ag Data receiver for use in serial data transmission system of e.g. semiconductor memory, has sampling unit connected with data signal input for sampling data signal amplitude and amplifying sampled data signal amplitude to specific value
US8015429B2 (en) * 2008-06-30 2011-09-06 Intel Corporation Clock and data recovery (CDR) method and apparatus

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4789994A (en) * 1987-08-12 1988-12-06 American Telephone And Telegraph Company, At&T Bell Laboratories Adaptive equalizer using precursor error signal for convergence control
US7362837B2 (en) * 2003-08-29 2008-04-22 Intel Corporation Method and apparatus for clock deskew
WO2010071977A1 (en) * 2008-12-26 2010-07-01 Nortel Networks Limited Baseband recovery in wireless networks, base transceiver stations, and wireless networking devices

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11606082B2 (en) 2021-05-20 2023-03-14 International Business Machines Corporation Adjustable phase shifter

Also Published As

Publication number Publication date
GB2481593B (en) 2016-12-28
GB2481593A (en) 2012-01-04
GB201010850D0 (en) 2010-08-11
GB201619480D0 (en) 2017-01-04
GB2541323B (en) 2017-05-24

Similar Documents

Publication Publication Date Title
US9197399B2 (en) Digital signal sampling method
US11063741B2 (en) Phase control block for managing multiple clock domains in systems with frequency offsets
US6178213B1 (en) Adaptive data recovery system and methods
US6463109B1 (en) Multiple channel adaptive data recovery system
US8120395B2 (en) Use of data decisions for temporal placement of samplers
EP1894296B1 (en) Pattern-dependent phase detector for clock recovery
US7529329B2 (en) Circuit for adaptive sampling edge position control and a method therefor
US8023606B2 (en) Clock data restoration device
EP1585279A2 (en) Receiver circuit comprising equalizer
EP2405577A1 (en) Phase detection method and circuit
US8045664B2 (en) Clock data recovery device
US9065629B2 (en) Method and apparatus for regulating the sampling phase
US9887831B2 (en) Clock data recovery circuit, integrated circuit including the same, and clock data recovery method
US8249199B2 (en) Low jitter and high bandwidth clock data recovery
US7212048B2 (en) Multiple phase detection for delay loops
KR102032370B1 (en) Data recovery circuit and adaptive equalizer coefficients methods the same
GB2541323A (en) Digital receivers
JP2004166265A (en) Method and system for compensating jitter in received differential data signal
US20040146119A1 (en) Receiver
Roh et al. A Maximum Eye Tracking Clock-and-Data Recovery Scheme with Golden Section Search (GSS) Algorithm in 28-nm CMOS
JP4323170B2 (en) Receiver with automatic skew compensation function
US7055084B2 (en) Method and system for regulating the decision threshold and the sampling clock phase of a data regenerator for a binary signal
CN116054990B (en) Parameter self-adaptive high-speed SerDes phase tracking method and system thereof
CN118413615A (en) Signal receiving device and method with parameter optimization mechanism
KR20230133729A (en) Electronic device converting input signal to digital value and operating method of electronic device