GB2112256A - Memory apparatus - Google Patents

Memory apparatus Download PDF

Info

Publication number
GB2112256A
GB2112256A GB08134762A GB8134762A GB2112256A GB 2112256 A GB2112256 A GB 2112256A GB 08134762 A GB08134762 A GB 08134762A GB 8134762 A GB8134762 A GB 8134762A GB 2112256 A GB2112256 A GB 2112256A
Authority
GB
United Kingdom
Prior art keywords
memory
addresses
data
circuits
address
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
GB08134762A
Other versions
GB2112256B (en
Inventor
Rudjeev Rajkumar Gunawardana
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Texas Instruments Ltd
Original Assignee
Texas Instruments Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Texas Instruments Ltd filed Critical Texas Instruments Ltd
Priority to GB08134762A priority Critical patent/GB2112256B/en
Priority to US06436484 priority patent/US4581721B1/en
Publication of GB2112256A publication Critical patent/GB2112256A/en
Application granted granted Critical
Publication of GB2112256B publication Critical patent/GB2112256B/en
Expired legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G5/00Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators
    • G09G5/36Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators characterised by the display of a graphic pattern, e.g. using an all-points-addressable [APA] memory
    • G09G5/363Graphics controllers
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F12/00Accessing, addressing or allocating within memory systems or architectures
    • G06F12/02Addressing or allocation; Relocation
    • G06F12/0215Addressing or allocation; Relocation with look ahead addressing means
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G5/00Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators
    • G09G5/001Arbitration of resources in a display system, e.g. control of access to frame buffer by video controller and/or main processor
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G5/00Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators
    • G09G5/36Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators characterised by the display of a graphic pattern, e.g. using an all-points-addressable [APA] memory
    • G09G5/39Control of the bit-mapped memory

Description

1 GB 2 112 256 A 1
SPECIFICATION Memory apparatus
This invention relates to memory apparatus and especially but not exclusively to memory apparatus for storing a bit mapped display wherein the memory has the same number of address locations as there are picture elements in the display.
High resolution video display systems are frequently employed to provide an image output from a computer. The provision of high resolution inevitably involves a relatively large amount of storage capacity in the memory storing the data to be displayed, and if the display is produced on a cathode ray tube screen, it follows that the entire display memory must be able to be read within the period of time between successive descriptions of the display on the cathode ray tube screen. In accordance with conventional broadcast television standards, this period of time 85 is 1/25th or 1/30th of a second. For a typical high resolution display of 512x512 picture elements (pixels), the pixel cycle time is approximately 100 ns. Such a cycle time is well beyond the performance capability of currently commercially 90 available 64-k dynamic random access memory integrated circuits which typically have a read or write cycle time of between 280 and 410 ns. The difficulty could be overcome by using 16-k RAM integrated circuits and operating these in parallel 95 in conjunction with a 16-way multiplexing circuit.
Such an arrangement would require a memory cycle time of 1600 ns which would be practicable. However, as 16 circuits would be required for each bit of the picture elements data 100 and for a reasonable range of gradation of the display, even a monochrome display would require four bits for each element calling for a total of 64 circuits and, if colour information were to be included as well, possibly 128 or 192 circuits would be needed. Such a large amount of circuitry would require a relatively complex printed circuit board to support it and it would be subject to timing and reliability problems in its manufacture. It is clearly advantageous to use 64- 110 k RAM integrated circuits if possible. Since four 64-k RAM circuits would be needed for each bit of the display data or a 512x512 pixel display, by the use of a 4-way multiplexer a memory cycle time of 400 ns would be available, and whilst it 115 would be possible to read the information from the memory within this period of time, no time would be left for accessing the display memory without interfering with the continuity of the display, and two memory access cycles would 120 have to be available in each 400 ns time interval to provide full random access.
It is an object of the present invention to provide an improved form of memory apparatus in which the above difficulty is overcome.
According to a first aspect of the present invention there is provided memory apparatus having semiconductor random access memory circuits including addressing means, data entry means and data read out means, the memory circuits requiring addresses with first and second parts of which the parts are entered consecutively and including means for storing a representation of at least the first part of an address for use with a plurality of second parts, first means for generating addresses of the memory circuits in a predetermined order enabling there to be read therefrom signals corresponding to the stored data in sequence, and second means for generating addresses of the memory circuits in random order to enter data therein or read data therefrom, wherein the memory circuits are operated and addressed in accordance with a repeated cycle containing in succession two or more addresses having the same first part from the first means and an address from the second means.
According to a second aspect of the present invention there is provided display apparatus including display means for displaying an image having a plurality of picture elements, semiconductor random access memory circuits for storing representations of the picture elements to be displayed, and including addressing means, data entry means and data read out means, the memory circuits requiring addresses with first and second parts of which the parts are entered consecutively and including means for storing a representation of at least the first part of an address for use with a plurality of second parts, first means for generating addresses of the memory circuits in a predetermined order enabling there to be read therefrom signals corresponding to the representations in sequence and for applying the signals to the display means to cause the corresponding display to be produced, and second means for generating addresses of the memory circuits in random order to enter representations therein or read representations therefrom, wherein the memory circuits are operated and addressed in accordance with a repeated cycle containing in succession two or more addresses having the same first part from the first means and an address from the second means.
According to a third aspect of the present invention there is provided a method of providing sequential and random access to a semiconductor random access memory requiring addresses with first and second parts which are entered consecutively in which the memory is operated in accordance with a repeated cycle containing in succession a random access operation for a single address and a sequential access operation for two or more addresses in sequential order having the same first part wherein the first part is retained by the memory whilst the second parts completing the two or more addresses are applied to it.
The cycle may contain in succession two addresses having the same first part from the first means and one address from the second means. The memory circuits may be 65,536-bit random access memory integrated circuits, so-called 64-k bit DRAM chips. (65, 536=64x 1024; 1024=210 2 GB 2 112 256 A 2 and is approximately 1000, i.e. 1 k). One example of such an integrated circuit is the TMS 4164 manufactured by Texas Instruments.
In one example the display has 512 horizontal rows and 512 vertical columns giving 262,144 pixels. The necessary storage capacity to provide one bit per pixel would be available from four 64 k bit RAM chips. For a monochromatic picture display, typically 16 levels of brightness would be required and to provide the storage capacity for such a display 16 64-k bit RAM chips would be needed. Additional memory capacity could accommodate colour information, either by providing separate memories for the primary colour components at each pixel instead of one for monochrome brightness, or by providing a memory for the hue saturation and saturation at each pixel in addition to the monochrome brightness information.
The display apparatus may be associated with a computer for providing the representations. The computer may make use of the random access to the displayed memory to perform computations based on the display data as well as update the stored data.
In order that the invention may be fully understood and readily carried into effect it will now be described with reference to the accompanying drawings, of which:
Figure 1 shows in block diagrammatic form a 95 computer system containing apparatus in accordance with one example of the present invention; Figure 2 shows in detail the circuit of a memory unit of the display apparatus shown in 100 Figure 1; and Figure 3 is a timing diagram illustrating the operation of a memory unit.
In Figure 1, single conductors are marked by single arrows and multiple conductors by double 105 arrows. Referring to Figure 1, the display apparatus includes a display means 1, which may, for example, include a cathode ray tube with its associated drive and scanning circuits. The scanning circuits of the display means 1 receive horizontal scanning information from a row counter 2 and vertical scanning information from a column counter 3. The video information for controlling the brightness of the individual pixels of the display contains 16 levels of brightness and is provided by a 4-bit digital to analogue converter 4. If the display means 1 is capable of producing a colour display, then the colour information may be provided either by individual signals representing the primary colour components at the pixels, or by a separate signal representing the hue and saturation at the pixels, from a circuit arrangement similar to that to be described which provides the brightness information.
Four memory units 5, 6, 7 and 8 provide the 4 bit parallel input to the converter 4 via conductors 9, 10, 11 and 12 at the necessary repetitive rate required to generate the display. Typically, the memory units 5, 6, 7 and 8 will maintain each output for a period of 400 ns during which time the converter 4 will produce the corresponding analogue output voltage and apply it to the display means 1. The memory units 5, 6, 7 and 8 receive address information via a common 8-bit address bus 13 and BIT ADD conductors from an address select circuit 17. The manner in which the memory units make use of the 8-bit addresses will be explained in greater detail with reference to Figure 2. The memory units have two modes of operation which are interfaced in a repeated cycle. In the first mode of operation, the addresses of the memory are accessed in serial order and the data read from the memories is applied via the conductors 9, 10, 11 and 12 to the converter 4. The address information for this serial addressing is obtained from the row counters 2 and 3 via 9-bit buses 21 and 22. In the second mode of operation of the memory units 5, 6, 7 and 8, the memory locations are randomly accessible and the address information for the memories is obtained from a 16-bit address bus 23 and an 8-bit data bus 25 of g computer 24. The address selector transmits the addresses either from the buses 21 and 22 or from the buses 23 and 25 to the bus 13, so that the correct address for the particular mode of operation is applied to the memory units 5, 6, 7 and 8. Data to be entered into the randomly accessed memory locations is generated by the computer 24 and transmitted to the memory units 5, 6, 7 and 8 via the data bus 25. Bit addressing data BIT ADD is also transmitted via the data bus 25 and the address selector 17 to select the chip within the memory unit 5, 6, 7 or 8. Data read from the memory units 5, 6, 7 and 8 in the form of single bits from each unit are transferred via conductors 26, 27, 28 and 29 to a 4-bit buffer 30 which is connected to the data bus 25.
The operation of the memory units 5, 6, 7 and 8 is controlled by a number of control signals generated by a control signal generator 3 1. The manner in which these control signals are connected to the memory units 5, 6, 7 and 8 will be described in greater detail with reference to Figure 2. The generator 31 also provides a control signal for the address selector 17 to cause it to transmit the correct addresses to the memory units 5, 6, 7 and 8 at the correct times for the cycle of modes of operation. A clock 32 provides clock signals for driving the row counter 2, the column counter 3, the computer 24 and the control signal generator 3 1.
Referring now to Figure 2, this shows the circuit arrangement of each of the memory units 5, 6, 7 and 8. The 64-k RAM integrated circuit is shown as being of type TMS 4164 manufactured by Texas Instruments, and details of the power supplies and timing of control signals are shown in the data sheet published by Texas Instruments for this circuit. The type numbers of other integrated circuits are also shown in Figure 2, all these are TTL logic circuits and are available from Texas Instruments. The details of power supplies and relative timing of these circuits are published 3 GB 2 112 256 A 3 in the data sheets for the particular circuits. It will be appreciated that integrated circuits from other manufacturers and of other types may be used as alternatives to those shown in the example 5 illustrated in Figure 2.
In Figure 2, the memory circuits are 64 k dynamic random access memory integrated circuits. There are four of these, 50, 51, 52 and 53, and their address inputs are connected in parallel to an 8-bit bus 54. A common line 55 is provided for the data input to the circuits 50, 5 1, 52 and 53. The output digits from the circuit are fed over respective conductors 56, 57, 58 and 59 to output buffer stores 60 and 61 in parallel. They are also applied to a 4-way multiplexer 62. Signals representing the data stored in the buffer store 60 and 61 are applied to an 8-way multiplexer 63 from which a serial output appears at a terminal 64. The operation of the multiplexer 63 is controlled by three signals DIS, from the control signal generator 31 (Figure 1). The multiplexer 62 is controlled by bit address signals (BIT ADD) fed over conductors 65 and 66 from the computer 24 (Figure 1). These two bits complete the individual bit addressing of the data stored in the circuits 50, 51, 52 and 53. The bit address digits are also applied to a 4-bit demultiplexer 67. The demultiplexer 67 serves to apply a control signal CAS via AND-gates 68 to the CAS inputs of the circuits 50, 51, 52 and 53. A refresh control signal REF applied via a conductor 69 forms the second input to the gates 68. Another control nal RAS supplied via a conductor 70 to the RAS inputs of the circuits 50, 35, 51, 52 and 53 and to the W inputs of the circuits are applied either of two write enable signals WU or WE2 via an OR-gate 71 and a conductor 72.
In order to understand fully the operation of the circuits 50, 51, 52 and 53, reference should be made to the data sheet relating to the TMS 4164, or to the data sheet for other such circuits where they are used, for an explanation of the effects of the control signals. In order to address the individual elements of the circuits 50 to 53, it will be appreciated that 16 address bits are required, although only 8 address inputs are provided on the circuits. This is achieved by feeding the address data in two parts. First 8-row address bits are set up on the bus 54 and are stored in the circuits in response to the row address strobe (RAS) signal. Then the 8-column address bits are set up on the bus 54 and are stored in response to the column address strobe (-CAS) signal. The signal RAS also acts as a chip enable signal and it activates the sense amplifiers as well as the row decoder. The signal CAS is used as a chip select signal activating the column decoder and the input and output buffers. The read or write mode of the circuits is selected by the operation of the write enable W signal. A logic high on the W conductor selects the read mode and a logic low selects the write mode. Writing is performed in response to data on conductor 55 and the output data produced in response to a read operation appears on the conductors 56, 57, 58 and 59. The circuits are dynamic RAM circuits and therefore require refreshing. In the particular circuits referred to, a refresh procedure must be performed at least every 4 ms and during refreshing the sigral RAS is applied to the circuits without the signal CAS, and each of the 256 row addresses is strobed at least once within the 4 ms period. In order that this shall not interfere with the display or the random access, this refreshing is performed by circuits not shown during the line fly-back periods of the display.
The invention makes use of what is referred to as page mode operation of the circuits 50, 51, 52 and 53, during which a single row address is used in conjunction with a plurality of column addresses. Page mode operation allows a memory access (for data read or write) to be carried out with a cycle time of between 160 to 275 ns. In a particular example, two column addresses are used in conjunction with a single row address in the sequential reading of the contents of the memory circuits. In order to achieve this, a row address forming the first part of the address is set up on the bus 54 and the signal RAS is applied to the conductor 70. Whilst the signal RAS is maintained on the conductor 70, the signal CAS is applied twice to all four circuits simultaneously with the establishment of the two column addresses in succession on the bus 54. During this time the signal Wis high, so that the data is read from the circuits and the two sets of four digits are stored in the buffers 60 and 61 respectively under the control of chip select loo signals derived from the signal CAS by a binary divider. The timing of the signals and the generation of the two 4-bit---nibbles"is shown in Figure 3. Because of the operation of the memory circuits in page mode, the two 4-bit "nibbles" can be read in about 500 ns which, in accordance with the timing discussed earlier, leaves a period of 300 ns to complete the 800 ns available for 8 pixels. During this 300 ns period, a conventional external random access cycle can be performed by the computer 24, so that individual storage elements in the memory circuits can be addressed for both reading and writing. Thus the computer 24 can utilise the memory circuits for data storage on the buses of random access with an access time of 800 ns.
As shown in Figure 3, the four bits stored iD the buffers 60 and 61 are multiplexed to form the serial output at a terminal 64, the timing being so arranged that the bits stored in the buffer 60 are being multiplexed whilst the buffer 61 is being updated and then the bits in the buffer 61 are multiplexed whilst buffer 60 is being updated.
It will be appreciated that although the invention has been described with reference to only one embodiment, many other designs of apparatus embodying the invention may be produced. For example, display means capable of displaying more or less than 512 x 512 elements may be used and consequently larger or small numbers of memory elements provided.
4 GB 2 112 256 A 4 Integrated circuits having a larger number of memory elements than "64-k- may be used. More or fewer than four bits of data may be allocated to each picture element. The display means itself need not be a cathode ray tube but could be of any other suitable type, for example, a matrix of electroluminescent or electro- optical elements.
The technique for obtaining both sequential and random access to the storage elements of a large capacity semiconductor random access memory which is described above may also be used where no display is to be produced immediately from the data, for example, in high speed data transmission or in digital image processing.
Although a computer is used in the described embodiment to effect random access to the memory any other suitable device could be used.
Moreover, since random access means access in any order, it will be clear that it includes as a special case sequential access in such a case the computer could be replaced by a television camera or other image pick-up device.

Claims (10)

Claims
1. Memory apparatus having semiconductor random access memory circuits including addressing means, data entry means and data read out means, the memory circuits requiring addresses with first and second parts of which the 90 parts are entered consecutively and including means for storing a representation of at least the first part of an address for use with a plurality of second parts, first means for generating addresses of the memory circuits in a predetermined order enabling there to be read therefrom signals corresponding to the stored data in sequence, and second means for generating addresses of the memory circuits in random order to enter data therein or read data therefrom, wherein the memory circuits are operated and addressed in accordance with a repeated cycle containing in succession two or more addresses having the same first part from the first means and an address from the second means.
2. Display apparatus including display means for displaying an image having a plurality of picture elements, semiconductor random access memory circuits for storing representations of the 110 picture elements to be displayed, and including addressing means, data entry means and data read out means, the memory circuits requiring addresses with first and second parts of which the parts are entered consecutively and including means for storing a representation of at least the first part of an address for use with a plurality of second parts, first means for generating addresses of the memory circuits in a Printed for Her Majesty's Stationery Office by the Courier Press, 25 Southampton Buildings, London, WC2A lAY predetermined order enabling there to be read therefrom signals corresponding to the representations in sequence and for applying the signals to the display means to cause the corresponding display to be produced, and second means for generating addresses of the memory circuits in random order to enter representations therein or read representations therefrom, wherein the memory circuits are operated and addressed in accordance with a repeated cycle containing in succession two or more addresses having the same first part from the first means and an address from the second means.
3. Apparatus according to claim 1 or 2, wherein the repeated cycle contains in succession two addresses having the same first part from the first means and a single address from the second means.
4. Apparatus according to claim 1, 2 or 3, where the memory circuits include at least one so-called 64-k bit random access memory integrated circuit.
5. Apparatus according to claim 4, wherein the memory circuits include for each bit of data defining an element of an image a plurality of 64- k bit random access memory integrated circuits, the bits having the same significance in the data read from the integrated circuits being multiplexed on to the same output conductor.
6. Apparatus according to claim 5, wherein the second means includes a computer having an address bus and a data bus, the address and data buses being connected to provide the addresses of the memory circuits and the conductors of the data bus are connected to respective ones of the memory integrated circuits to enable representations to be entered therein or read therefrom.
7. Memory apparatus substantially as described herein with reference to the 100 accompanying drawings.
8. Display apparatus substantially as described herein with reference to the accompanying drawings.
9. A method of providing sequential and random access to a semiconductor random access memory requiring addresses with first and second parts which are entered consecutively in which the memory is operated in accordance with a repeated cycle containing in succession a random access operation for a single address and a sequential access operation for two or more addresses in sequential order having the same first part wherein the first part is retained by the memory whilst the second parts completing the two or more addresses are applied to it.
10. A method of providing sequential and random access to a memory substantially as described herein with reference to the accompanying drawings.
Leamington Spa, 1983. Published by the Patent Office, from which copies may be obtained
GB08134762A 1981-11-18 1981-11-18 Memory apparatus Expired GB2112256B (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
GB08134762A GB2112256B (en) 1981-11-18 1981-11-18 Memory apparatus
US06436484 US4581721B1 (en) 1981-11-18 1982-10-25 Memory apparatus with random and sequential addressing

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
GB08134762A GB2112256B (en) 1981-11-18 1981-11-18 Memory apparatus

Publications (2)

Publication Number Publication Date
GB2112256A true GB2112256A (en) 1983-07-13
GB2112256B GB2112256B (en) 1985-11-06

Family

ID=10525975

Family Applications (1)

Application Number Title Priority Date Filing Date
GB08134762A Expired GB2112256B (en) 1981-11-18 1981-11-18 Memory apparatus

Country Status (2)

Country Link
US (1) US4581721B1 (en)
GB (1) GB2112256B (en)

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0148564A2 (en) * 1983-11-29 1985-07-17 Tandy Corporation High resolution video graphics system
GB2165066A (en) * 1984-09-25 1986-04-03 Sony Corp Video signal memories
EP0194404A2 (en) * 1985-02-13 1986-09-17 International Business Machines Corporation Dual purpose screen/memory refresh counter
US4811007A (en) * 1983-11-29 1989-03-07 Tandy Corporation High resolution video graphics system
GB2219418A (en) * 1988-05-26 1989-12-06 Ibm Accessing a page mode memory in a computer system
GB2246650A (en) * 1990-06-28 1992-02-05 Rank Cintel Ltd Digital memory access system
GB2269690A (en) * 1992-08-13 1994-02-16 Andor Int Ltd Accessing data from first and second DRAMs

Families Citing this family (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS62149099A (en) * 1985-12-23 1987-07-03 Toshiba Corp Memory access controlling circuit
US5274596A (en) * 1987-09-16 1993-12-28 Kabushiki Kaisha Toshiba Dynamic semiconductor memory device having simultaneous operation of adjacent blocks
US5587962A (en) * 1987-12-23 1996-12-24 Texas Instruments Incorporated Memory circuit accommodating both serial and random access including an alternate address buffer register
US5093807A (en) 1987-12-23 1992-03-03 Texas Instruments Incorporated Video frame storage system
US5193193A (en) * 1988-09-14 1993-03-09 Silicon Graphics, Inc. Bus control system for arbitrating requests with predetermined on/off time limitations
US5179667A (en) * 1988-09-14 1993-01-12 Silicon Graphics, Inc. Synchronized DRAM control apparatus using two different clock rates
CA2028085A1 (en) * 1989-11-03 1991-05-04 Dale J. Mayer Paged memory controller
US5280601A (en) * 1990-03-02 1994-01-18 Seagate Technology, Inc. Buffer memory control system for a magnetic disc controller
JP3992757B2 (en) * 1991-04-23 2007-10-17 テキサス インスツルメンツ インコーポレイテツド A system that includes a memory synchronized with a microprocessor, and a data processor, a synchronous memory, a peripheral device and a system clock
US5369617A (en) * 1993-12-21 1994-11-29 Intel Corporation High speed memory interface for video teleconferencing applications
US6115321A (en) * 1997-06-17 2000-09-05 Texas Instruments Incorporated Synchronous dynamic random access memory with four-bit data prefetch
US6240047B1 (en) 1998-07-06 2001-05-29 Texas Instruments Incorporated Synchronous dynamic random access memory with four-bit data prefetch
JP2017219586A (en) * 2016-06-03 2017-12-14 株式会社ジャパンディスプレイ Signal supply circuit and display

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3798617A (en) * 1970-11-04 1974-03-19 Gen Instrument Corp Permanent storage memory and means for addressing
US3895360A (en) * 1974-01-29 1975-07-15 Westinghouse Electric Corp Block oriented random access memory
US3962689A (en) * 1974-11-21 1976-06-08 Brunson Raymond D Memory control circuitry
JPS52130536A (en) * 1976-04-26 1977-11-01 Toshiba Corp Semiconductor memory unit
US4120048A (en) * 1977-12-27 1978-10-10 Rockwell International Corporation Memory with simultaneous sequential and random address modes
JPS55132582A (en) * 1979-04-04 1980-10-15 Chiyou Lsi Gijutsu Kenkyu Kumiai High speed semiconductor memory unit
HU180133B (en) * 1980-05-07 1983-02-28 Szamitastech Koord Equipment for displaying and storing tv picture information by means of useiof a computer access memory
JPS5850589A (en) * 1981-09-21 1983-03-25 日本電気株式会社 Display processor

Cited By (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0148564A2 (en) * 1983-11-29 1985-07-17 Tandy Corporation High resolution video graphics system
EP0148564A3 (en) * 1983-11-29 1988-02-10 Tandy Corporation High resolution video graphics system
US4811007A (en) * 1983-11-29 1989-03-07 Tandy Corporation High resolution video graphics system
GB2165066A (en) * 1984-09-25 1986-04-03 Sony Corp Video signal memories
EP0194404A2 (en) * 1985-02-13 1986-09-17 International Business Machines Corporation Dual purpose screen/memory refresh counter
EP0194404A3 (en) * 1985-02-13 1990-03-14 International Business Machines Corporation Dual purpose screen/memory refresh counter
GB2219418A (en) * 1988-05-26 1989-12-06 Ibm Accessing a page mode memory in a computer system
GB2246650A (en) * 1990-06-28 1992-02-05 Rank Cintel Ltd Digital memory access system
GB2269690A (en) * 1992-08-13 1994-02-16 Andor Int Ltd Accessing data from first and second DRAMs

Also Published As

Publication number Publication date
US4581721B1 (en) 1998-06-09
US4581721A (en) 1986-04-08
GB2112256B (en) 1985-11-06

Similar Documents

Publication Publication Date Title
US4581721A (en) Memory apparatus with random and sequential addressing
US5129059A (en) Graphics processor with staggered memory timing
US4704697A (en) Multiple station video memory
US5924111A (en) Method and system for interleaving data in multiple memory bank partitions
US6735667B2 (en) Synchronous data system with control data buffer
US4769632A (en) Color graphics control system
EP0398510B1 (en) Video random access memory
JPS59208586A (en) Video image display unit
JPH0690613B2 (en) Display controller
EP0492840B1 (en) Videographics display system
EP0051655B1 (en) Apparatus for the display and storage of television picture information by using a memory accessible from a computer
US4620186A (en) Multi-bit write feature for video RAM
EP0480564B1 (en) Improvements in and relating to raster-scanned displays
EP0215984B1 (en) Graphic display apparatus with combined bit buffer and character graphics store
US4912658A (en) Method and apparatus for addressing video RAMS and refreshing a video monitor with a variable resolution
GB2136256A (en) Method of refreshing of dynamic memory
US4737780A (en) Display control circuit for reading display data from a video RAM constituted by a dynamic RAM, thereby refreshing memory cells of the video RAM
US4591845A (en) Character and graphic signal generating apparatus
US4754279A (en) Scan converter for radar
EP0145320A2 (en) Method for multiplexing a memory data bus
US5384581A (en) Image processing apparatus
US4417318A (en) Arrangement for control of the operation of a random access memory in a data processing system
US5287451A (en) Method of presenting images on a hardware screen and a system for implementing the method
JPH06167958A (en) Memory device
US5097256A (en) Method of generating a cursor

Legal Events

Date Code Title Description
PE20 Patent expired after termination of 20 years

Effective date: 20011117