GB1361780A - Silicon gate complementary mos dynamic ram - Google Patents
Silicon gate complementary mos dynamic ramInfo
- Publication number
- GB1361780A GB1361780A GB2137473A GB2137473A GB1361780A GB 1361780 A GB1361780 A GB 1361780A GB 2137473 A GB2137473 A GB 2137473A GB 2137473 A GB2137473 A GB 2137473A GB 1361780 A GB1361780 A GB 1361780A
- Authority
- GB
- United Kingdom
- Prior art keywords
- signal
- data
- bus
- row
- refresh
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 title 1
- 230000000295 complement effect Effects 0.000 title 1
- 229910052710 silicon Inorganic materials 0.000 title 1
- 239000010703 silicon Substances 0.000 title 1
- 210000004027 cell Anatomy 0.000 abstract 6
- 239000003990 capacitor Substances 0.000 abstract 1
- 230000003111 delayed effect Effects 0.000 abstract 1
- 210000000352 storage cell Anatomy 0.000 abstract 1
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/02—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
- H03K19/08—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices
- H03K19/094—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices using field-effect transistors
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/403—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells with charge regeneration common to a multiplicity of memory cells, i.e. external refresh
- G11C11/405—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells with charge regeneration common to a multiplicity of memory cells, i.e. external refresh with three charge-transfer gates, e.g. MOS transistors, per cell
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/406—Management or control of the refreshing or charge-regeneration cycles
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
- G11C11/409—Read-write [R-W] circuits
- G11C11/4096—Input/output [I/O] data management or control circuits, e.g. reading or writing circuits, I/O drivers or bit-line switches
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K17/00—Electronic switching or gating, i.e. not by contact-making and –breaking
- H03K17/51—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used
- H03K17/56—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices
- H03K17/687—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices the devices being field-effect transistors
- H03K17/6871—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices the devices being field-effect transistors the output circuit comprising more than one controlled field-effect transistor
- H03K17/6872—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices the devices being field-effect transistors the output circuit comprising more than one controlled field-effect transistor using complementary field-effect transistors
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K2217/00—Indexing scheme related to electronic switching or gating, i.e. not by contact-making or -breaking covered by H03K17/00
- H03K2217/0036—Means reducing energy consumption
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Databases & Information Systems (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Computing Systems (AREA)
- General Engineering & Computer Science (AREA)
- Mathematical Physics (AREA)
- Dram (AREA)
- Semiconductor Memories (AREA)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US25921672A | 1972-06-02 | 1972-06-02 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| GB1361780A true GB1361780A (en) | 1974-07-30 |
Family
ID=22984027
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| GB2137473A Expired GB1361780A (en) | 1972-06-02 | 1973-05-04 | Silicon gate complementary mos dynamic ram |
Country Status (5)
Families Citing this family (18)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS5738996B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) * | 1973-03-20 | 1982-08-18 | ||
| JPS5620734B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) * | 1973-07-31 | 1981-05-15 | ||
| US3863230A (en) * | 1973-07-18 | 1975-01-28 | Intel Corp | MOS memory decoder circuit |
| US3900742A (en) * | 1974-06-24 | 1975-08-19 | Us Navy | Threshold logic using complementary mos device |
| FR2285676A1 (fr) * | 1974-09-19 | 1976-04-16 | Texas Instruments France | Memoire morte a composants metal-oxyde-semi-conducteur complementaires |
| US4168537A (en) * | 1975-05-02 | 1979-09-18 | Tokyo Shibaura Electric Co., Ltd. | Nonvolatile memory system enabling nonvolatile data transfer during power on |
| US4030084A (en) * | 1975-11-28 | 1977-06-14 | Honeywell Information Systems, Inc. | Substrate bias voltage generated from refresh oscillator |
| US4156938A (en) * | 1975-12-29 | 1979-05-29 | Mostek Corporation | MOSFET Memory chip with single decoder and bi-level interconnect lines |
| US5359562A (en) * | 1976-07-26 | 1994-10-25 | Hitachi, Ltd. | Semiconductor memory having polycrystalline silicon load resistors and CMOS peripheral circuitry |
| GB2089160B (en) * | 1980-12-05 | 1985-04-17 | Rca Corp | Programmable logic gates and networks |
| US4495427A (en) * | 1980-12-05 | 1985-01-22 | Rca Corporation | Programmable logic gates and networks |
| US5119332A (en) * | 1981-05-13 | 1992-06-02 | Hitachi, Ltd. | Semiconductor memory |
| JPS57186289A (en) * | 1981-05-13 | 1982-11-16 | Hitachi Ltd | Semiconductor memory |
| JPS60151893A (ja) * | 1984-01-18 | 1985-08-09 | Nec Corp | 半導体メモリ回路 |
| EP0225960B1 (de) * | 1985-12-07 | 1991-03-20 | Deutsche ITT Industries GmbH | CMOS-Inverterkette |
| EP1492126A1 (en) * | 2003-06-27 | 2004-12-29 | Dialog Semiconductor GmbH | Analog or multilevel DRAM cell having natural transistor |
| JP2007096907A (ja) * | 2005-09-29 | 2007-04-12 | Matsushita Electric Ind Co Ltd | 半導体集積回路 |
| TWI363267B (en) * | 2008-07-18 | 2012-05-01 | Novatek Microelectronics Corp | Serial bus interface circuit |
Family Cites Families (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US3521242A (en) * | 1967-05-02 | 1970-07-21 | Rca Corp | Complementary transistor write and ndro for memory cell |
| US3588848A (en) * | 1969-08-04 | 1971-06-28 | Us Army | Input-output control circuit for memory circuit |
| US3644905A (en) * | 1969-11-12 | 1972-02-22 | Gen Instrument Corp | Single device storage cell for read-write memory utilizing complementary field-effect transistors |
| US3641511A (en) * | 1970-02-06 | 1972-02-08 | Westinghouse Electric Corp | Complementary mosfet integrated circuit memory |
-
1972
- 1972-06-02 US US00259216A patent/US3760380A/en not_active Expired - Lifetime
-
1973
- 1973-05-04 GB GB2137473A patent/GB1361780A/en not_active Expired
- 1973-05-30 FR FR7319790A patent/FR2186702B1/fr not_active Expired
- 1973-05-30 DE DE19732327733 patent/DE2327733A1/de active Pending
- 1973-06-02 JP JP48061463A patent/JPS4957737A/ja active Pending
Also Published As
| Publication number | Publication date |
|---|---|
| FR2186702B1 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) | 1976-06-11 |
| JPS4957737A (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) | 1974-06-05 |
| FR2186702A1 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) | 1974-01-11 |
| US3760380A (en) | 1973-09-18 |
| DE2327733A1 (de) | 1973-12-13 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US4081701A (en) | High speed sense amplifier for MOS random access memory | |
| US3588844A (en) | Sense amplifier for single device per bit mosfet memories | |
| US4144590A (en) | Intermediate output buffer circuit for semiconductor memory device | |
| US3796998A (en) | Mos dynamic memory | |
| GB1361780A (en) | Silicon gate complementary mos dynamic ram | |
| US4768171A (en) | Memory circuit having a plurality of cell arrays | |
| CA1048153A (en) | High-density, high-speed random access read-writer memory | |
| US4528646A (en) | Semiconductor memory with selectively enabled precharge and sense amplifier circuits | |
| US4195357A (en) | Median spaced dummy cell layout for MOS random access memory | |
| US4542483A (en) | Dual stage sense amplifier for dynamic random access memory | |
| US4038646A (en) | Dynamic mos ram | |
| GB1445010A (en) | Memory system incorporating a memory cell and timing means on a single semiconductor substrate | |
| US3909631A (en) | Pre-charge voltage generating system | |
| US4110639A (en) | Address buffer circuit for high speed semiconductor memory | |
| US4241425A (en) | Organization for dynamic random access memory | |
| CA1230422A (en) | Self-timed precharge circuit | |
| GB1250109A (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) | ||
| US4360903A (en) | Clocking system for a self-refreshed dynamic memory | |
| US4079462A (en) | Refreshing apparatus for MOS dynamic RAMs | |
| US4200917A (en) | Quiet column decoder | |
| US4625300A (en) | Single-ended sense amplifier for dynamic memory array | |
| US4598389A (en) | Single-ended CMOS sense amplifier | |
| US4198697A (en) | Multiple dummy cell layout for MOS random access memory | |
| US4286178A (en) | Sense amplifier with dual parallel driver transistors in MOS random access memory | |
| US4602355A (en) | Memory circuit with noise preventing means for word lines |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| PS | Patent sealed [section 19, patents act 1949] | ||
| PCNP | Patent ceased through non-payment of renewal fee |