GB1346624A - Binary multiplier - Google Patents
Binary multiplierInfo
- Publication number
- GB1346624A GB1346624A GB5645871A GB5645871A GB1346624A GB 1346624 A GB1346624 A GB 1346624A GB 5645871 A GB5645871 A GB 5645871A GB 5645871 A GB5645871 A GB 5645871A GB 1346624 A GB1346624 A GB 1346624A
- Authority
- GB
- United Kingdom
- Prior art keywords
- code
- cim
- complement
- multiplier
- binary
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F7/00—Methods or arrangements for processing data by operating upon the order or content of the data handled
- G06F7/38—Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation
- G06F7/48—Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation using non-contact-making devices, e.g. tube, solid state device; using unspecified devices
- G06F7/52—Multiplying; Dividing
- G06F7/523—Multiplying only
- G06F7/533—Reduction of the number of iteration steps or stages, e.g. using the Booth algorithm, log-sum, odd-even
- G06F7/5332—Reduction of the number of iteration steps or stages, e.g. using the Booth algorithm, log-sum, odd-even by skipping over strings of zeroes or ones, e.g. using the Booth Algorithm
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F7/00—Methods or arrangements for processing data by operating upon the order or content of the data handled
- G06F7/38—Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation
- G06F7/48—Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation using non-contact-making devices, e.g. tube, solid state device; using unspecified devices
- G06F7/544—Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation using non-contact-making devices, e.g. tube, solid state device; using unspecified devices for evaluating functions by calculation
- G06F7/5443—Sum of products
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Computational Mathematics (AREA)
- Mathematical Analysis (AREA)
- Mathematical Optimization (AREA)
- Pure & Applied Mathematics (AREA)
- Computing Systems (AREA)
- General Engineering & Computer Science (AREA)
- Complex Calculations (AREA)
- Error Detection And Correction (AREA)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| FR7107548A FR2127343A5 (enrdf_load_stackoverflow) | 1971-02-25 | 1971-02-25 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| GB1346624A true GB1346624A (en) | 1974-02-13 |
Family
ID=9072928
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| GB5645871A Expired GB1346624A (en) | 1971-02-25 | 1971-12-06 | Binary multiplier |
Country Status (4)
| Country | Link |
|---|---|
| JP (1) | JPS5423212B1 (enrdf_load_stackoverflow) |
| DE (1) | DE2207566C3 (enrdf_load_stackoverflow) |
| FR (1) | FR2127343A5 (enrdf_load_stackoverflow) |
| GB (1) | GB1346624A (enrdf_load_stackoverflow) |
Families Citing this family (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4215416A (en) * | 1978-03-22 | 1980-07-29 | Trw Inc. | Integrated multiplier-accumulator circuit with preloadable accumulator register |
-
1971
- 1971-02-25 FR FR7107548A patent/FR2127343A5/fr not_active Expired
- 1971-12-06 GB GB5645871A patent/GB1346624A/en not_active Expired
-
1972
- 1972-01-26 JP JP913072A patent/JPS5423212B1/ja active Pending
- 1972-02-18 DE DE19722207566 patent/DE2207566C3/de not_active Expired
Also Published As
| Publication number | Publication date |
|---|---|
| FR2127343A5 (enrdf_load_stackoverflow) | 1972-10-13 |
| JPS5423212B1 (enrdf_load_stackoverflow) | 1979-08-11 |
| DE2207566B2 (de) | 1979-08-09 |
| DE2207566C3 (de) | 1980-04-17 |
| DE2207566A1 (de) | 1972-09-28 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| GB1280906A (en) | Multiplying device | |
| US4868777A (en) | High speed multiplier utilizing signed-digit and carry-save operands | |
| JPS5650439A (en) | Binary multiplier cell circuit | |
| US4215419A (en) | Method for binary multiplication of a number by a sum of two numbers and a digital system for implementation thereof | |
| GB1346624A (en) | Binary multiplier | |
| GB963429A (en) | Electronic binary parallel adder | |
| GB1099340A (en) | Multiplier circuit | |
| GB1218629A (en) | An apparatus for converting a binary coded number into its binary coded decimal equivalent | |
| JPS6226723B2 (enrdf_load_stackoverflow) | ||
| JPS5447539A (en) | Digital binary multiplier circuit | |
| SU1076902A1 (ru) | Матричное устройство дл умножени | |
| SU1501044A1 (ru) | Устройство дл умножени комплексных чисел | |
| KR890012221A (ko) | 고속 승산기 및 이에 의한 승산 방법 | |
| SU124203A1 (ru) | Способ сложени двоично-кодированных чисел | |
| SU748412A1 (ru) | Устройство дл умножени двоичных чисел | |
| GB965830A (en) | Parallel adder with fast carry network | |
| SU877521A1 (ru) | Преобразователь двоично-дес тичного кода в двоичный | |
| SU1003074A1 (ru) | Устройство дл параллельного алгебраического сложени в знакоразр дной системе счислени | |
| GB1393418A (en) | Electronic arrangement for quintupling a binary-coded decimal number | |
| SU1262482A1 (ru) | Последовательное устройство дл умножени | |
| SU851395A1 (ru) | Преобразователь двоичного кода вдОпОлНиТЕльНый | |
| SU926654A1 (ru) | Устройство дл логарифмировани массивов двоичных чисел | |
| SU822174A1 (ru) | Преобразователь пр мого двоично- дЕС ТичНОгО КОдА B дОпОлНиТЕльНыйдВОичНО-дЕС ТичНый КОд | |
| SU824198A1 (ru) | Устройство дл сложени в избыточнойСиСТЕМЕ СчиСлЕНи | |
| SU627474A1 (ru) | Устройство дл умножени |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| PS | Patent sealed | ||
| PCNP | Patent ceased through non-payment of renewal fee |