FR2518809A1 - Circuits integres a finesse de motif variable et procede de fabrication - Google Patents

Circuits integres a finesse de motif variable et procede de fabrication Download PDF

Info

Publication number
FR2518809A1
FR2518809A1 FR8123725A FR8123725A FR2518809A1 FR 2518809 A1 FR2518809 A1 FR 2518809A1 FR 8123725 A FR8123725 A FR 8123725A FR 8123725 A FR8123725 A FR 8123725A FR 2518809 A1 FR2518809 A1 FR 2518809A1
Authority
FR
France
Prior art keywords
lines
rectangle
pattern
corners
intervals
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
FR8123725A
Other languages
English (en)
French (fr)
Other versions
FR2518809B1 (OSRAM
Inventor
Alain Roche
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
EFCIS
Original Assignee
EFCIS
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by EFCIS filed Critical EFCIS
Priority to FR8123725A priority Critical patent/FR2518809A1/fr
Publication of FR2518809A1 publication Critical patent/FR2518809A1/fr
Application granted granted Critical
Publication of FR2518809B1 publication Critical patent/FR2518809B1/fr
Granted legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03FPHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
    • G03F7/00Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
    • G03F7/70Microphotolithographic exposure; Apparatus therefor
    • G03F7/70425Imaging strategies, e.g. for increasing throughput or resolution, printing product fields larger than the image field or compensating lithography- or non-lithography errors, e.g. proximity correction, mix-and-match, stitching or double patterning
    • G03F7/70433Layout for increasing efficiency or for compensating imaging errors, e.g. layout of exposure fields for reducing focus errors; Use of mask features for increasing efficiency or for compensating imaging errors

Landscapes

  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Exposure And Positioning Against Photoresist Photosensitive Materials (AREA)
FR8123725A 1981-12-18 1981-12-18 Circuits integres a finesse de motif variable et procede de fabrication Granted FR2518809A1 (fr)

Priority Applications (1)

Application Number Priority Date Filing Date Title
FR8123725A FR2518809A1 (fr) 1981-12-18 1981-12-18 Circuits integres a finesse de motif variable et procede de fabrication

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
FR8123725A FR2518809A1 (fr) 1981-12-18 1981-12-18 Circuits integres a finesse de motif variable et procede de fabrication

Publications (2)

Publication Number Publication Date
FR2518809A1 true FR2518809A1 (fr) 1983-06-24
FR2518809B1 FR2518809B1 (OSRAM) 1984-04-06

Family

ID=9265179

Family Applications (1)

Application Number Title Priority Date Filing Date
FR8123725A Granted FR2518809A1 (fr) 1981-12-18 1981-12-18 Circuits integres a finesse de motif variable et procede de fabrication

Country Status (1)

Country Link
FR (1) FR2518809A1 (OSRAM)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0514094A3 (en) * 1991-05-16 1992-12-30 American Telephone And Telegraph Company Integrated circuit using sram cells
US5767949A (en) * 1991-03-05 1998-06-16 Hitachi, Ltd. Exposure apparatus and method

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
EXBK/69 *
EXBK/78 *

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5767949A (en) * 1991-03-05 1998-06-16 Hitachi, Ltd. Exposure apparatus and method
US6016187A (en) * 1991-03-05 2000-01-18 Hitachi, Ltd. Exposure apparatus and method
EP0503472B1 (en) * 1991-03-05 2001-10-24 Hitachi, Ltd. Exposure apparatus and method
US7012671B2 (en) 1991-03-05 2006-03-14 Renesas Technology Corp. Exposure apparatus and method
US7277155B2 (en) 1991-03-05 2007-10-02 Renesas Technology Corp. Exposure apparatus and method
US7598020B2 (en) 1991-03-05 2009-10-06 Renesas Technology Corporation Exposure apparatus and method
US7604925B2 (en) 1991-03-05 2009-10-20 Renesas Technology Corporation Exposure apparatus and method
EP0514094A3 (en) * 1991-05-16 1992-12-30 American Telephone And Telegraph Company Integrated circuit using sram cells

Also Published As

Publication number Publication date
FR2518809B1 (OSRAM) 1984-04-06

Similar Documents

Publication Publication Date Title
FR2598233A1 (fr) Procede de fabrication d'un substrat a circuits integres comprenant differents des independants
EP0818782B1 (en) Methods for providing artwork on plastic information discs
BE1007364A3 (fr) Procede, systeme et masque de projection.
US3598604A (en) Process of producing an array of integrated circuits on semiconductor substrate
FR2813434A1 (fr) Mesures d'erreur d'alignement du recouvrement faites simultanement pour plus de deux couches deposees sur une pastille semi-conductrice
FR2877767A1 (fr) Marque de metrologie de recouvrement et procede de mesure d'erreur de recouvrement dans un dispositif a semiconducteur
FR2491833A1 (fr) Support d'elements d'information comportant un motif figuratif surmonte d'un dessin lineaire, et procede de fabrication d'un tel support
LU86722A1 (fr) Feuille en matiere vitreuse portant un dessin grave et procede pour graver un dessin sur un substrat en matiere vitreuse
EP2697689B1 (fr) Procédé de lithographie
FR2518809A1 (fr) Circuits integres a finesse de motif variable et procede de fabrication
FR2498346A1 (fr) Ecran de gravure et son procede de fabrication
CA2457905C (fr) Procede de fabrication de capteur d'image couleur avec ouvertures de contact creusees avant amincissement
EP2701006B1 (fr) Procédé de préparation d'un motif à imprimer sur plaque ou sur masque par lithographie à faisceau d'électrons, système de conception de circuit imprimé et programme d'ordinateur correspondants
FR2600793A1 (fr) Procede d'etude de microcalculateurs integres et microcalculateurs integres a structure modulaire obtenus par ce procede
EP2772802B1 (fr) Procédé de photolithographie à double masque minimisant l'impact des défauts de substrat
FR2755238A1 (fr) Procede de caracterisation d'un photorepeteur
EP1951610A1 (fr) Procede de formation de supports presentant des motifs, tels que des masques de lithographie
CA1278457C (fr) Procede de fabrication de canevas et analogues imprimes par serigraphie
CN110596803B (zh) 一种并列式斜孔结构光栅板的制作方法及光栅板
FR2805664A1 (fr) Procede pour la realisation de motifs dans une couche metallique d'une palette de circuits integres et plaquette de circuits integres
EP1695145B1 (fr) Procédé de réparation d' erreurs de motifs réalisés dans des couches minces
EP3890005A1 (fr) Procédé de réalisation sur une plaque d'une pluralité de puces comprenant chacune une zone d'individualisation
EP3985437A1 (fr) Procede de fabrication d'un ensemble de composants electroniques sur la face avant d'une plaque semi-conductrice
GB2190215A (en) Integrated circuits and masks therefor
FR2681958A1 (fr) Dispositif comportant un modele configure par photogravure, notamment circuit electrique.

Legal Events

Date Code Title Description
D6 Patent endorsed licences of rights