EP3841434A1 - Patterned materials and films and systems and methods for making the same - Google Patents

Patterned materials and films and systems and methods for making the same

Info

Publication number
EP3841434A1
EP3841434A1 EP19852650.1A EP19852650A EP3841434A1 EP 3841434 A1 EP3841434 A1 EP 3841434A1 EP 19852650 A EP19852650 A EP 19852650A EP 3841434 A1 EP3841434 A1 EP 3841434A1
Authority
EP
European Patent Office
Prior art keywords
emi
pattern
structures
layers
thermal management
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Ceased
Application number
EP19852650.1A
Other languages
German (de)
French (fr)
Other versions
EP3841434A4 (en
Inventor
Douglas S. Mcbain
Paul Francis DIXON
John Song
Gerald R. English
Jason L. Strader
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Laird Technologies Inc
Original Assignee
Laird Technologies Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Laird Technologies Inc filed Critical Laird Technologies Inc
Priority to EP24158538.9A priority Critical patent/EP4350442A3/en
Publication of EP3841434A1 publication Critical patent/EP3841434A1/en
Publication of EP3841434A4 publication Critical patent/EP3841434A4/en
Ceased legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03FPHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
    • G03F7/00Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
    • G03F7/70Microphotolithographic exposure; Apparatus therefor
    • G03F7/708Construction of apparatus, e.g. environment aspects, hygiene aspects or materials
    • G03F7/7095Materials, e.g. materials for housing, stage or other support having particular properties, e.g. weight, strength, conductivity, thermal expansion coefficient
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/34Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
    • H01L23/36Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
    • H01L23/373Cooling facilitated by selection of materials for the device or materials for thermal expansion adaptation, e.g. carbon
    • H01L23/3737Organic materials with or without a thermoconductive filler
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B33ADDITIVE MANUFACTURING TECHNOLOGY
    • B33YADDITIVE MANUFACTURING, i.e. MANUFACTURING OF THREE-DIMENSIONAL [3-D] OBJECTS BY ADDITIVE DEPOSITION, ADDITIVE AGGLOMERATION OR ADDITIVE LAYERING, e.g. BY 3-D PRINTING, STEREOLITHOGRAPHY OR SELECTIVE LASER SINTERING
    • B33Y10/00Processes of additive manufacturing
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B33ADDITIVE MANUFACTURING TECHNOLOGY
    • B33YADDITIVE MANUFACTURING, i.e. MANUFACTURING OF THREE-DIMENSIONAL [3-D] OBJECTS BY ADDITIVE DEPOSITION, ADDITIVE AGGLOMERATION OR ADDITIVE LAYERING, e.g. BY 3-D PRINTING, STEREOLITHOGRAPHY OR SELECTIVE LASER SINTERING
    • B33Y80/00Products made by additive manufacturing
    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03FPHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
    • G03F7/00Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
    • G03F7/0002Lithographic processes using patterning methods other than those involving the exposure to radiation, e.g. by stamping
    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03FPHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
    • G03F7/00Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
    • G03F7/0037Production of three-dimensional images
    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03FPHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
    • G03F7/00Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
    • G03F7/20Exposure; Apparatus therefor
    • G03F7/2002Exposure; Apparatus therefor with visible light or UV light, through an original having an opaque pattern on a transparent support, e.g. film printing, projection printing; by reflection of visible or UV light from an original such as a printed image
    • G03F7/2012Exposure; Apparatus therefor with visible light or UV light, through an original having an opaque pattern on a transparent support, e.g. film printing, projection printing; by reflection of visible or UV light from an original such as a printed image using liquid photohardening compositions, e.g. for the production of reliefs such as flexographic plates or stamps
    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03FPHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
    • G03F7/00Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
    • G03F7/20Exposure; Apparatus therefor
    • G03F7/2022Multi-step exposure, e.g. hybrid; backside exposure; blanket exposure, e.g. for image reversal; edge exposure, e.g. for edge bead removal; corrective exposure
    • G03F7/203Multi-step exposure, e.g. hybrid; backside exposure; blanket exposure, e.g. for image reversal; edge exposure, e.g. for edge bead removal; corrective exposure comprising an imagewise exposure to electromagnetic radiation or corpuscular radiation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/027Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/324Thermal treatment for modifying the properties of semiconductor bodies, e.g. annealing, sintering
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/67005Apparatus not specifically provided for elsewhere
    • H01L21/67011Apparatus for manufacture or treatment
    • H01L21/67098Apparatus for thermal treatment
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/552Protection against radiation, e.g. light or electromagnetic waves
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K7/00Constructional details common to different types of electric apparatus
    • H05K7/20Modifications to facilitate cooling, ventilating, or heating
    • H05K7/2039Modifications to facilitate cooling, ventilating, or heating characterised by the heat transfer by conduction from the heat generating element to a dissipating body
    • H05K7/20436Inner thermal coupling elements in heat dissipating housings, e.g. protrusions or depressions integrally formed in the housing
    • H05K7/20445Inner thermal coupling elements in heat dissipating housings, e.g. protrusions or depressions integrally formed in the housing the coupling element being an additional piece, e.g. thermal standoff
    • H05K7/20472Sheet interfaces
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K9/00Screening of apparatus or components against electric or magnetic fields
    • H05K9/0007Casings
    • H05K9/002Casings with localised screening
    • H05K9/0022Casings with localised screening of components mounted on printed circuit boards [PCB]
    • H05K9/0024Shield cases mounted on a PCB, e.g. cans or caps or conformal shields
    • H05K9/0031Shield cases mounted on a PCB, e.g. cans or caps or conformal shields combining different shielding materials
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K9/00Screening of apparatus or components against electric or magnetic fields
    • H05K9/0007Casings
    • H05K9/002Casings with localised screening
    • H05K9/0022Casings with localised screening of components mounted on printed circuit boards [PCB]
    • H05K9/0024Shield cases mounted on a PCB, e.g. cans or caps or conformal shields
    • H05K9/0032Shield cases mounted on a PCB, e.g. cans or caps or conformal shields having multiple parts, e.g. frames mating with lids
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K9/00Screening of apparatus or components against electric or magnetic fields
    • H05K9/0073Shielding materials
    • H05K9/0081Electromagnetic shielding materials, e.g. EMI, RFI shielding
    • H05K9/0083Electromagnetic shielding materials, e.g. EMI, RFI shielding comprising electro-conductive non-fibrous particles embedded in an electrically insulating supporting structure, e.g. powder, flakes, whiskers
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K9/00Screening of apparatus or components against electric or magnetic fields
    • H05K9/0073Shielding materials
    • H05K9/0081Electromagnetic shielding materials, e.g. EMI, RFI shielding
    • H05K9/0088Electromagnetic shielding materials, e.g. EMI, RFI shielding comprising a plurality of shielding layers; combining different shielding material structure
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10KORGANIC ELECTRIC SOLID-STATE DEVICES
    • H10K85/00Organic materials used in the body or electrodes of devices covered by this subclass
    • H10K85/10Organic polymers or oligomers
    • H10K85/151Copolymers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/16227Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bond pad of the item

Definitions

  • the present disclosure relates to patterned materials and films (e.g ., multilayer films, homogeneous films, single layer films, etc.), which may have controlled and/or tailored performance, e.g., thermal management, electromagnetic interference (EMI) mitigation, electrical conductivity, thermal conductivity, EMI absorbing, magnetic, dielectric, and/or structural performance, etc.
  • patterned materials and films e.g ., multilayer films, homogeneous films, single layer films, etc.
  • EMI electromagnetic interference
  • the present disclosure also relates to systems and methods for making such films and patterned materials.
  • Electrical components such as semiconductors, integrated circuit packages, transistors, etc.
  • pre-designed temperatures approximate the temperature of the surrounding air. But the operation of electrical components generates heat. If the heat is not removed, the electrical components may then operate at temperatures significantly higher than their normal or desirable operating temperature. Such excessive temperatures may adversely affect the operating characteristics of the electrical components and the operation of the associated device.
  • the heat should be removed, for example, by conducting the heat from the operating electrical component to a heat sink.
  • the heat sink may then be cooled by conventional convection and/or radiation techniques.
  • the heat may pass from the operating electrical component to the heat sink either by direct surface contact between the electrical component and heat sink and/or by contact of the electrical component and heat sink surfaces through an intermediate medium or thermal interface material (TIM).
  • TIM thermal interface material
  • the thermal interface material may be used to fill the gap between thermal transfer surfaces, in order to increase thermal transfer efficiency as compared to having the gap filled with air, which is a relatively poor thermal conductor.
  • EMI electromagnetic interference
  • RFID radio frequency interference
  • E I/RFI interference may cause degradation or complete loss of important signals, thereby rendering the electronic equipment inefficient or inoperable.
  • a common solution to ameliorate the effects of EMI/RFI is through the use of shields capable of absorbing and/or reflecting and/or redirecting EMI energy. These shields are typically employed to localize EMERFI within its source, and to insulate other devices proximal to the E I/RFI source.
  • EMI should be considered to generally include and refer to EMI emissions and RFI emissions
  • electromagnétique should be considered to generally include and refer to electromagnetic and radio frequency from external sources and internal sources.
  • shielding broadly includes and refers to mitigating (or limiting) EMI and/or RFI, such as by absorbing, reflecting, blocking, and/or redirecting the energy or some combination thereof so that it no longer interferes, for example, for government compliance and/or for internal functionality of the electronic component system.
  • FIG. 1 illustrates an exemplary pyramidal pattern for a material according to an exemplary embodiment.
  • FIG. 2 illustrates an exemplary process relating to fabrication of patterns in filled dielectric systems according to exemplary embodiments.
  • FIG. 3 illustrates a multilayer film structure including block copolymer films with through-thickness domains according to an exemplary embodiment.
  • FIG. 4 illustrates a multilayer film structure according to an exemplary embodiment in which filler density per layer increases in a direction from the top layer to the bottom layer.
  • FIG. 5 illustrates a filled dielectric having pyramidal structures according to an exemplary embodiment in which the pyramidal structures include air-filled microballoons, microspheres, or microbubbles therein.
  • FIG. 6 illustrates an exemplary embodiment including pyramidal structures, a planarization layer, and a multilayer frequency selective surface (FSS) structure.
  • FSS frequency selective surface
  • FIG. 7 illustrates pyramidal structures along a portion of a board level shield (BLS) according to an exemplary embodiment.
  • BLS board level shield
  • FIG. 8 illustrates pyramidal structures along a portion of a BLS according to an exemplary embodiment in which one or more pyramidal structures have a different size (e.g., randomized or non-randomized height different, etc.) than one or more other pyramidal structures.
  • a different size e.g., randomized or non-randomized height different, etc.
  • FIG. 9 illustrates pyramidal structures along a portion of a BLS according to an exemplary embodiment in which the pyramidal structures include air-filled microballoons, microspheres, or microbubbles therein, e.g., for decreasing dielectric constant of the pyramidal structures.
  • FIG. 10 illustrates pyramidal structures along a portion of a BLS according to an exemplary embodiment in which at least one or more of the pyramidal structures is multilayered and the filler density per layer increases in a direction from the top layer to the bottom layer.
  • FIG. 11 illustrates a BLS and pyramidal structures along inner or interior surfaces of the BLS top and sidewalls according to an exemplary embodiment in which the pyramidal structures protrude inwardly from the BLS top and sidewalls in a direction generally towards a component on a substrate, e.g.., an integrated circuit (IC) on a printed circuit board (PCB), etc.
  • a component on a substrate e.g.., an integrated circuit (IC) on a printed circuit board (PCB), etc.
  • IC integrated circuit
  • PCB printed circuit board
  • FIG. 12 illustrates a BLS and pyramidal structures along outer or exterior surfaces of the BLS top and sidewalls according to an exemplary embodiment in which the pyramidal structures protrude outwardly from the BLS top and sidewalls in a direction generally away from the PCB component.
  • FIG. 13 illustrates a BLS and pyramidal structures along the BLS top and sidewalls according to an exemplary embodiment in which pyramidal structures are along both the outer and inner (or exterior and interior) surfaces of the BLS top and sidewalls that protrude outwardly and inwardly, respectively, in opposite directions generally towards and generally away from the PCB component.
  • FIG. 14 illustrates both non-pyramidal structures and pyramidal structures along a portion of a BLS according to an exemplary embodiment.
  • FIG. 15 illustrates non-pyramidal structures along a portion of a BLS according to an exemplary embodiment.
  • FIG. 16 illustrates an outer device case comprising a multilayer film and/or metamaterial configured to provide one or more of an electrical conductor, a wave guide, an EMI absorber, a thermal interface material (TIM), and a dielectric according to an exemplary embodiment.
  • a multilayer film and/or metamaterial configured to provide one or more of an electrical conductor, a wave guide, an EMI absorber, a thermal interface material (TIM), and a dielectric according to an exemplary embodiment.
  • FIG. 17 illustrates an interposer comprising a multilayer film and/or metamaterial configured to provide one or more of an electrical conductor, a wave guide, an EMI absorber, a thermal interface material (TIM), and a dielectric between two PCBs according to an exemplary embodiment.
  • a multilayer film and/or metamaterial configured to provide one or more of an electrical conductor, a wave guide, an EMI absorber, a thermal interface material (TIM), and a dielectric between two PCBs according to an exemplary embodiment.
  • FIG. 18 illustrates integrated circuit (IC) packaging comprising a multilayer film and/or metamaterial configured to provide one or more of an electrical conductor/interconnect, a wave guide, an EMI absorber, a thermal interface material (TIM), and a dielectric according to an exemplary embodiment.
  • IC integrated circuit
  • FIG. 19 illustrates a multilayered frequency selective surface (FSS) structure including patterns of electrically-conductive, EMI absorbing, and/or metamaterial elements according to an exemplary embodiment.
  • FSS frequency selective surface
  • FIG. 20 illustrates a metamaterial TIM configured to be operable for providing a thermally-conductive heat path and for directing millimeter-wave signals generally towards reflectors according to an exemplary embodiment.
  • FIGS. 21a and 21b illustrate an example flexible material including filled dielectric pyramidal structures that may be made by the process shown in FIG. 2 according to an exemplary embodiment.
  • FIG. 22 is a perspective view of a board level shield (BLS) according to an exemplary embodiment in which one sidewall of the BLS is made of EMI absorbing material or absorber.
  • BLS board level shield
  • FIG. 23 is a line graph showing simulated reduction in total radiated power in decibels (dB) versus frequency in gigahertz (GHz) for the board level shield in FIG. 22, where the location of the absorber differs in two cases with shift in frequency of maximum total radiated power reduction.
  • dB decibels
  • GHz gigahertz
  • films e.g ., multilayer block copolymer films, homogeneous block copolymer films, single layer block copolymer films etc.
  • patterned materials e.g., roll to roll pattemable polymer, etc.
  • controlled and/or tailored performance e.g., thermal management, electromagnetic interference (EMI) mitigation, electrical conductivity, thermal conductivity, EMI absorbing, magnetic, dielectric, and/or structural performance, etc.
  • EMI electromagnetic interference
  • systems and methods for making such multilayer films, patterned materials, and single layer/homogeneous films Exemplary embodiments are also disclosed of thermal management and/or EMI mitigation materials, board level shields, and devices.
  • an electronic device e.g., smartphone, smartwatch, 5G antenna in package (AIP), etc.
  • AIP 5G antenna in package
  • an electronic device may include one or more of a multilayer film, patterned material, single layer/homogeneous film, board level shield, and/or thermal management and/or EMI mitigation material as disclosed herein.
  • Exemplary embodiments are also disclosed herein of computer-implemented methods, systems, and non-transitory computer-readable storage media for providing (e.g., determining, developing, recommending, creating, etc.) thermal management, EMI mitigation, and/or structural solutions for electronic devices and/or device components.
  • a material includes a pattern of stmctures (e.g., pattern of pyramidal stmctures, hierarchical pattern, pattern of non-pyramidal structures, pattern of bell-shaped structures, combinations thereof, etc.).
  • stmctures e.g., pattern of pyramidal stmctures, hierarchical pattern, pattern of non-pyramidal structures, pattern of bell-shaped structures, combinations thereof, etc.
  • the material may comprise filled dielectric, such as polydimethylsiloxane (a) filled with carbon black, a filled block copolymer system, a filled elastomeric system (e.g., cured elastomers, thermoplastic elastomers (TPEs), Santoprene thermoplastic vulcanizate, etc.), a filled thermoplastic system (e.g., polyamide, acrylonitrile butadiene styrene (ABS), polypropylene (PP), polyethylene (PE), etc.), etc.
  • the structural pattern may comprise a pattern of pyramidal stmctures (e.g., rectangular pyramids, pyramidal fmstums with rectangular bases, pyramidal stmctures shown in FIG. 1, etc.), non-pyramidal stmctures, or a combination of pyramidal stmctures and non-pyramidal stmctures.
  • FIG. 1 illustrates an exemplary pyramidal pattern 100 for a material (e.g., film, layer, etc.) according to an exemplary embodiment.
  • the example dimensions in centimeters (cm) are provided for purpose of illustration only.
  • Other exemplary embodiments may include a different pattern than what is show in FIG. 1, such as a pattern of non- pyramidal structures, structures having different dimensions, structures in a different pattern or layout, a combination of pyramidal structures and non-pyramidal structure, etc.
  • FIG. 2 illustrates an exemplary process 200 relating to fabrication of patterns (e.g., pyramidal pattern shown in FIG. 1, non-pyramidal pattern, combination thereof, etc.) in filled dielectric systems (e.g., polydimethylsiloxane (PDMS) filled with carbon black, filled block copolymer systems, filled elastomeric systems, filled thermoplastic systems, etc.) according to exemplary embodiments.
  • filled dielectric systems e.g., polydimethylsiloxane (PDMS) filled with carbon black, filled block copolymer systems, filled elastomeric systems, filled thermoplastic systems, etc.
  • this exemplary process includes a computer design to model the part, 3D printing or additive manufacturing to create the modeled part, finishing the 3D printed part for final properties (e.g., gloss, etc.), using the 3D printed part to create a mold, and using the mold (e.g., via casting, injection molding, etc.) to create a material including a pattern in a filled dielectric system.
  • a first step 201 includes computer modeling of the 3D part, such as by using computer-aided design (CAD), etc.
  • a second step 202 includes 3D printing or additive manufacturing (e.g., fused deposition molding (FDM), stereolithography (SLA), laser direct structuring (LDS), etc.) of the modeled part based on information from the computer design of the modeled part.
  • the 3D printed part e.g., 3D printed thermoplastic positive master, etc.
  • post processing e.g., removing excess material, post-curing, applying surface layer for matte or glossy finish, etc.
  • a third step 203 includes replicating a mold (e.g., elastomer, etc.) using the 3D printed part.
  • the 3D printed part may be used to replicate patterns into a negative mold in various ways.
  • the 3D printed part may be used to replicate patterns into a negative mold made of polydimethylsiloxane (PDMS) via fused deposition molding, stereolithography, etc.
  • the negative mold may be surface treated, e.g., with a release layer (e.g., self-assembled monolayer, other barrier or release layer, etc.) for easier release, ultraviolet (UV) glassification, vapor phase silanization, etc.
  • a release layer e.g., self-assembled monolayer, other barrier or release layer, etc.
  • frontal photo polymerization and polymerizable photoresists may be used to create a negative PDMS mold, e.g., from rigid thiol-ene patterns, etc.
  • CNC (computer numerical control) milling may be used to create a metal (e.g., aluminum, etc.) negative mold.
  • Another example includes a frontal photopolymerization approach using thiol-ene as an optical adhesive cured on a PDMS mold under a UV lamp while on a conveyor belt (e.g., configured to make several passes under the UV lamp during the curing, etc.) of a continuous process.
  • An additional example includes replicating patterns into thermosets to provide a mold from which parts (e.g., thermoset, thermoplastic, elastomer, etc.) can be further replicated.
  • a fourth step 204 includes creating parts made of PDMS and carbon black using the negative mold.
  • this fourth step may be performed after fabrication of the inverse PDMS mold (negative patterns) from the 3D printed master (positive pattern).
  • the negative mold is used as a starting point to fabricate a pattern (e.g., pyramidal pattern, other geometric patterns, etc.) in a filled dielectric, e.g., PDMS filled with carbon black, etc.
  • a mixture of PDMS and carbon black (or other filled dielectric system) may be applied (e.g., poured, etc.) onto the negative mold and then undergo degassing and oven curing before the PDMS/carbon black part is removed from (e.g., peeled off, etc.) the negative mold.
  • a fifth step 205 may include testing the molded PDMS and carbon black parts. For example, the height and width of the patterns fabricated on the molded parts may be analyzed. Or, for example, the molded parts may undergo reflectivity testing. As another example, the negative PDMS mold may undergo durability testing to determine how many molded parts (e.g., at least 20 filled elastomer parts, etc.) may be created with a single mold before the height and pattern fidelity starts to degrade following the casting of multiple parts from the single mold.
  • molded parts e.g., at least 20 filled elastomer parts, etc.
  • Example processes include roll to roll processes, such as a roll to roll patternable polymer process for continuous pattern replication, a roll to roll process including multiple nozzles for dispensing materials simultaneously onto a film or layer, etc.
  • Other example processes include extrusion, curtain coating, 3D printing or additive manufacturing (e.g., fused deposition molding, stereolithography, laser direct structuring with molding, etc.), frontal photo polymerization with photomask and/or with soft master, CNC (computer numerical control) milling, injection or compression molding (e.g., using thermoset molds, etc.), soft molding (e.g., using pre-molded (crosslinked) PDMS molds, etc.), UV systems with conveyor belts thermoplastic replication, thermoset master, thiol-ene with a soft master, inkjetting (e.g., inkjetting dielectrics onto metal for insulation, etc.), screenprinting, spraying, laser welding of discrete layers (e.g., at varying depths into different layers, etc.), laser patterning onto polyimide film to allow plating (e.g., plating for FSS elements, etc.), casting, injection molding, rolling/forming processes, integrated parts containing pyramid surfaces in design, etc.
  • additive manufacturing e.g.
  • a 3D printed mold insert may be used along with a compression or injection molding process.
  • Pattern fabrication may be performed in a vacuum oven.
  • a 3D printed master may be placed on a metal sheet.
  • a flat composite sheet e.g ., polycaprolactone filled with carbon black, etc.
  • Weight e.g., metal block etc.
  • the pattern is created in the composite sheet from the negative pattern of the 3D printed master using the gravity of the weight atop the composite sheet.
  • the materials are heated in an oven and then removed from the oven. The materials are allowed to cool before the composite is separated from the 3D printed master.
  • a roll to roll process may be used to make materials having patterns in filled dielectric systems. This process may include roll to roll self-aligning self- patterning block copolymer having sufficient particle loading for good or satisfactory performance.
  • a patterned PDMS belt may be used to pattern along with heating plates, which may be a tunnel oven, etc.
  • the patterned PDMS belt may include multiple negatively patterned (e.g., silicone, etc.) parts having their ends bonded or joined together with PDMS.
  • the PDMS may be cured along the joints between the ends of the negatively patterned parts.
  • the patterned PDMS belt is wrapped around rollers. The rollers may be spaced apart by a sufficient distance to avoid sagging of the patterned PDMS belt.
  • a carrier e.g., aluminum carrier with a release layer, etc.
  • the patterned PDMS belt contacts the uncured mixture of PDMS and carbon black.
  • the process may begin for curing the uncured mixture of PDMS and carbon black.
  • the cured PDMS and carbon black part may then be removed from (e.g., peeled off, etc.) the patterned PDMS belt and the carrier.
  • a stepwise deposition process may be used to provide patterns (e.g., pyramidal pattern shown in FIG. 1, non-pyramidal pattern, combination thereof, etc.) along a material.
  • the process may include the stepwise deposition of materials (e.g., thermally-conductive, electrically-conductive, EMI absorbing, magnetic, and/or dielectric materials, etc.) onto a functional carrier film.
  • the functional carrier film may comprise a filled dielectric system, such as polydimethylsiloxane (PDMS) filled with carbon black, a filled block copolymer system, a filled elastomeric system (e.g., cured elastomers, thermoplastic elastomers (TPEs), Santoprene thermoplastic vulcanizate, etc.), a filled thermoplastic system (e.g ., polyamide, acrylonitrile butadiene styrene (ABS), polypropylene (PP), polyethylene (PE), etc.), etc.
  • the functional carrier film may comprise Kapton polyimide film, Mylar polyester film, a thermoplastic film usable with stereolithography (SLA) printing, etc.
  • SLA stereolithography
  • materials may be deposited or otherwise applied onto the functional carrier film by spraying, printing, additive manufacturing, etc.
  • materials may be applied to a functional carrier film by laser jet printing a first layer of material (e.g., electrically- conductive and/or thermally-conductive ink, etc. ) onto the functional carrier film.
  • a second layer of the same or different material may be laser jet printed on top of the first layer. This may be performed as part of a roll to roll process along which a laser jet printer has been added.
  • a film or layer may be provided with materials thereon have different thicknesses or heights to accommodate for variances in the height of shorter and taller PCB components.
  • an additive manufacturing process may be used to apply a thermally- conductive material of different thicknesses along a bottom layer of a multilayer film structure such that the thicker and thinner thermally-conductive material portions will be disposed over and compressively contact the top surfaces of shorter and taller PCB components, respectively, when the multilayer film structure is installed over the PCB components.
  • additive manufacturing may be used to apply thermally-conductive material along the top surfaces of shorter PCB components to thereby increase an overall height of the shorter components plus the thermally-conductive material.
  • a bottom film or layer of a multilayer film structure may be configured to allow the multilayer film structure to be removably detachable from and reattachable to a PCB, e.g., via tack, adhesive, mechanical attachment, etc.
  • the multilayer film structure may be attached to, removed from (e.g., for accessing the PCB components, etc.), and reattached to the PCB without damaging (e.g., without cutting, without deformation from stretching, etc.) the multilayer film structure.
  • a pattern of structures may also be provided by other suitable processes.
  • a pattern of structures may comprise a multilayer film, a single-layer film, or a homogeneous layer/film with through-thickness domains tailored for a specific performance as disclosed herein.
  • a pattern of structures may comprise metamaterial.
  • a multilayer film (broadly, a multilayer structure) includes multiple block copolymer films or layers having through-thickness domains.
  • the block copolymer may comprise polystyrene-polyethylene block copolymer (e.g ., polystyrene-block-poly(ethylene oxide) (PS-b-PEO), etc.), polystyrene-acrylate block copolymer (e.g., polystyrene and poly(methyl methacrylate) (PS-PMMA), etc.
  • styrene-diene block copolymer e.g., styrene-butadiene (SB) diblock copolymer, styrene-isoprene diblock copolymer, styrene-butadiene- styrene (SBS) triblock copolymer, styrene-isoprene- styrene (SIS) triblock copolymer, styrene-butadiene (SB) star block copolymer, etc.), hydrogenated styrene-diene block copolymer (e.g., hydrogenated SBS styrene-(ethylene-butylene)-styrene, etc.), segmented block copolymer (e.g., segmented polyester- polyether, segmented polyamide-polyether, etc.), polyolefinic block copolymer, ethylene oxide/propylene oxide block copolymer,
  • the block copolymer films or layers comprise polystyrene-block-poly(ethylene oxide) (PS- b-PEO) and/or polystyrene and poly(methyl methacrylate) (PS-PMMA) although other block copolymers may be used in other exemplary embodiments.
  • PS- b-PEO polystyrene-block-poly(ethylene oxide)
  • PS-PMMA poly(methyl methacrylate)
  • a specific filler(s) may be added to a domain preferentially, thereby enhancing a characteristic of that domain of the block copolymer film.
  • one or more fillers are added to domains of multiple block copolymer films to thereby tailor the domains of the multiple block copolymer films for specific performance(s), (e.g., thermal management, electromagnetic interference (EMI) mitigation, electrical conductivity, thermal conductivity, EMI absorbing, magnetic, dielectric, and/or structural performance, etc.).
  • specific performance(s) e.g., thermal management, electromagnetic interference (EMI) mitigation, electrical conductivity, thermal conductivity, EMI absorbing, magnetic, dielectric, and/or structural performance, etc.
  • the multiple block copolymer films having the tailored domains may be assembled (e.g., laminated, stacked, etc.) into a multilayer structure (e.g., a laminate structure, etc.).
  • the multilayer structure may be manufactured by a roll to roll process, spin casting, extrusion, curtain coating, 3D printing, additive manufacturing (e.g., fused deposition molding (FDM), stereolithography (SLA), laser direct structuring (LDS), etc.), molding, etc.
  • FDM fused deposition molding
  • SLA stereolithography
  • LDS laser direct structuring
  • vertical orientation control and preferential segregation/dispersion of fillers may be used to tailor through-thickness domains of individual films or layers to have specific electrical, thermal, magnetic, dielectric, and/or structural performance.
  • the domains may be configured to create a pattern (e.g., a macropattem or hierarchical pattern based on patterns in the individual layers, etc.) or a gradient (e.g., an impedance gradient built across domains of the multilayer block copolymer films/layers by filler loading, etc.), etc.
  • a pattern e.g., a macropattem or hierarchical pattern based on patterns in the individual layers, etc.
  • a gradient e.g., an impedance gradient built across domains of the multilayer block copolymer films/layers by filler loading, etc.
  • the domains may be configured such that the multiple layers have different functions.
  • the domains within one layer may be configured (e.g., for controlled performance, etc.) different than or the same as the domains of one or more other layers.
  • the multiple films or layers may be configured differently from one another.
  • the films or layers may have different thicknesses, may include different fillers (e.g., different materials, sizes, and/or shapes, etc.), may be made from different base or matrix materials, may have differently configured domains (e.g., tailored to have different functions, different sizes, different locations, etc.), etc.
  • a multilayer film structure may comprise a plurality of films or layers, at least one or more of which comprises a different base or matrix material and/or different type of filler than at least one or more of the other films or layers.
  • the multilayer film structure may comprise a first film or layer comprising a first base or matrix material and a first type of filler (e.g., thermally-conductive filler, etc.).
  • the multilayer film structure may further comprise a second film or layer comprising a second base or matrix material different than the first base or matrix material, and a second type of filler (e.g., electrically-conductive and/or EMI absorbing filler, etc.) different than the first type of filler.
  • Alternative exemplary embodiments may include polymer films/layers that are homogeneous or single-layer structures and/or that are not segregated block copolymers.
  • a homogeneous or single-layer film structure may include tailored through-thickness domains spaced apart from each other within the homogenous or single-layer film structure to have specific electrical, thermal, magnetic, dielectric, and/or structural performance.
  • Vertical orientation control and preferential segregation/dispersion of fillers e.g., functional nanoparticles, nickel cobalt, boron nitride, coated filler particles, etc.
  • fillers e.g., functional nanoparticles, nickel cobalt, boron nitride, coated filler particles, etc.
  • the domains may be configured to create a pattern (e.g., a macropattem or hierarchical pattern based on patterns in the individual layer, etc.) or a gradient (e.g., an impedance gradient built across domains of the individual layer by filler loading, etc.), etc.
  • the domains may be configured such that the different spaced apart portions of the homogeneous or single layer film structure have different functions.
  • the domains within first and second spaced apart portion of the homogeneous or single-layer film structure may be configured (e.g. , for controlled performance, etc.) differently or the same as each other.
  • FIG. 3 illustrates a multilayer film structure 300 according to an exemplary embodiment embodying one or more aspects of the present disclosure.
  • the multilayer film structure 300 includes four films or layers 302, 304, 306, 308 and through-thickness domains 310, 312, 314, 316, respectively, in each of the four layers.
  • the multilayer film structure may be configured differently, e.g., with more or less than four layers, more or less through thickness domains, etc.
  • the domains within the individual layers may be tailored to have specific characteristics, properties, functions, and/or performance, e.g., electrical, thermal, magnetic, dielectric, and/or structural, etc.
  • domains 310 in the first or top layer 302 may be configured for thermal performance.
  • the domains 312, 314 in the respective second and third layers 304, 306 may be configured for EMI mitigation, e.g., electrically-conductive, EMI absorbing, magnetic, etc.
  • the domains 316 in the fourth or bottom layer 308 may be configured for dielectric performance.
  • the domains in the individual layers may create a pattern tailored or unique to that individual layer.
  • the patterns of the individual layers may cooperate to define or create a macro-pattern (e.g., through the thickness of, etc.) in the multilayer film stmcture.
  • domains of one layer may be vertically aligned and/or at least partially overlapping with domains of another layer such that the vertically aligned and/or at least partially overlapping domains within the layers cooperate to define a pathway (e.g., electrically-conductive and/or thermally-conductive pathway, via, column, etc.) vertically through the thickness of the layers.
  • a pathway e.g., electrically-conductive and/or thermally-conductive pathway, via, column, etc.
  • domains of the different layers may include vertically aligned thermally-conductive and/or electrically-conductive fillers that create a vertical through thickness conductive pathway through the different layers.
  • a thermal pathway may be created that has a relatively high thermal conductivity, which may be sufficiently high enough to provide good performance even if the multilayer film structure has a relatively high contact resistance.
  • a relatively thin, soft and conformable thermally-conductive layer may be added for reduced contact resistance and better thermal performance.
  • Block copolymer may be used as the base or matrix material 320 for one or more of the four films 302, 304, 306, 308 shown in FIG. 3.
  • PS-b-PEO polystyrene-block-poly(ethylene oxide)
  • PS-PMMA polystyrene and poly(methyl methacrylate)
  • a different polymer may instead be selected that allows for larger domain sizes than the domain sizes achievable with polystyrene-block-poly(ethylene oxide) (PS-b-PEO) and/or polystyrene and poly(methyl methacrylate) (PS-PMMA).
  • PS-b-PEO polystyrene-block-poly(ethylene oxide)
  • PS-PMMA polystyrene and poly(methyl methacrylate)
  • different base or matrix materials may be used for one or more of the films, such as polystyrene-polyethylene block copolymer, another polystyrene-acrylate block copolymer, styrene-diene block copolymer (e.g., styrene-butadiene (SB) diblock copolymer, styrene-isoprene diblock copolymer, styrene-butadiene-styrene (SBS) triblock copolymer, styrene-isoprene-styrene (SIS) triblock copolymer, styrene-butadiene (SB) star block copolymer, etc.), hydrogenated styrene-diene block copolymer (e.g., hydrogenated SBS styrene- (ethylene-butylene)-styrene, etc.), segmented block copolymer
  • SB
  • fillers may be incorporated into the base or matrix material 320 of a film to tailor, modify, and/or functionally tune property(ies) of the resulting film.
  • the fillers may include functional nanoparticles, electrically-conductive fillers, thermally-conductive fillers, EMI or microwave absorbing fillers, magnetic fillers, dielectric fillers, coated fillers, combinations thereof, etc.
  • the fillers may be added and mixed into a bulk material including the base or matrix material to thereby provide a mixture of the filler and base or matrix material.
  • Example fillers include carbon black, boron nitride, nickel cobalt, air-filled microballoons, air-filled microbubbles, air-filled microspheres, carbonyl iron, iron silicide, iron particles, iron-chrome compounds, silver, an alloy containing 85% iron, 9.5% silicon and 5.5% aluminum, an alloy containing about 20% iron and 80% nickel, ferrites, magnetic alloys, magnetic powders, magnetic flakes, magnetic particles, nickel-based alloys and powders, chrome alloys, aluminum oxide, copper, zinc oxide, alumina, aluminum, graphite, ceramics, silicon carbide, manganese zinc, fiberglass, combinations thereof, etc.
  • the fillers may comprise one or more of granules, spheroids, microspheres, ellipsoids, irregular spheroids, strands, flakes, powder, and/or a combination of any or all of these shapes.
  • exemplary embodiments may also include different grades (e.g., different sizes, different purities, different shapes, etc.) of the same (or different) fillers.
  • the films of a multilayer film structure may be made by casting, film extrusion, lamination, etc.
  • FIG. 4 illustrates an exemplary embodiment of a multilayer film structure 400 (e.g., a four-layer film structure, etc.) according to an exemplary embodiment embodying one or more aspects of the present disclosure.
  • filler density per layer increases in a direction from the top layer 402 to the bottom layer 408. Accordingly, the bottom layer 408 has the highest filler density while the top layer 402 has the lowest filler density.
  • the two intermediate layers 404, 406 between the top and bottom layers 402, 408 the lower intermediate layer 406 has a higher filler density than the upper intermediate layer 406.
  • the overall thickness or height dimension of the multilayer film structure 400 may be about 1.7 millimeters (mm).
  • the multilayer film structure 400 shown in FIG. 4 includes four layers 402, 404, 406, 408, but other exemplary embodiments may include a multilayer film structure with more or less than four layers.
  • a multilayer film structure may include films with functionality in segregated discrete areas, e.g., for electrical, thermal, absorber, magnetic, dielectric, and/or stmctural, etc.
  • a multilayer film structure may include films configured to have thermal management functionality, EMI shielding functionality, and EMI absorbing functionality in segregated discrete areas of the multilayer film structure.
  • a multilayer film structure may have differential loading within the layers or films for different performance, effects, etc.
  • a multilayer film structure may have differential loading from layer to layer, which differential loading may be operable for mitigating EMI (e.g., absorbing high frequency EMI, etc. ) in a way similar to the EMI mitigation provided by the pyramidal or non-pyramidal structures shown in FIGS. 5-15 and 21 and described herein.
  • mitigating EMI e.g., absorbing high frequency EMI, etc.
  • a multilayer film structure and/or patterned material may be provided with a backing, such as via a metallization process, lamination, tape casting, vacuum deposition, other suitable processes, combinations thereof, etc.
  • the backing may comprise one or more metals (e.g ., aluminum, copper, etc.), coated metal (e.g., nickel coated aluminum, etc.), clad metal, metallized polymer film/plastic, aluminized Mylar biaxially-oriented polyethylene terephthalate (BoPET), other backing materials, a combination thereof, etc.
  • a backing including metal e.g., aluminum, copper, etc.
  • a backing including metal may be provided (e.g., via a metallization process, etc.) along an outer exposed surface of a multilayered film structure, such as the bottom surface of the multilayer film structure 300 and/or 400 respectively shown in FIG. 3 or FIG. 4, etc.
  • a backing including metal e.g., aluminum, copper, etc.
  • a patterned material such as the bottom surface of the patterned material 500, 600, and/or 2100 respectively shown in FIG. 5, 6, or 21, etc.
  • a multilayer film structure and/or patterned material may have a relatively high contact resistance depending on the materials used.
  • the multilayer film structure and/or patterned material may be provided with one or more thermally- conductive pillars or columns (broadly, portions) having very high thermal conductivity to help compensate for and/or overcome relatively high contact resistance.
  • one or more thermal interface materials, heat spreaders, thermoelectric modules, etc. may be used with a multilayer film structure and/or patterned material.
  • a heat spreader e.g., a graphite heat spreader, etc.
  • a thermoelectric module may be disposed along the multilayer film structure.
  • a thermal interface material(s) may be disposed along a top surface and/or bottom surface of the multilayer film structure.
  • the thermal interface material(s) may help to accommodate for variances in the height of shorter and taller PCB components.
  • thermal interface materials may be located along a bottom surface of a multilayer film structure so that the thermal interface materials will be disposed over and compressively contact the top surfaces of the PCB components when the multilayer film structure is installed over the PCB components.
  • Thermal interface materials may also be located along a top surface of a multilayer film structure so that the thermal interface materials compressively contact a heat spreader ( e.g . , an exterior case or device housing, etc.).
  • Example thermal interface materials include thermal gap fillers, thermal phase change materials, thermally-conductive EMI absorbers or hybrid thermal/EMI absorbers, thermal greases, thermal pastes, thermal putties, dispensable thermal interface materials, thermal pads, etc.
  • Exemplary embodiments may include one or more radiating antenna elements defined or created by domains in one or more of layers or films of a multilayer film structure, homogenous film structure, or single-layer film structure.
  • Exemplary embodiments may include a film structure (e.g., a multilayer film structure, a homogenous film structure, a single-layer film structure, etc.) including one or more layers or films configured to (e.g., have domains tailed to, etc.) provide environmental protection (e.g., vapor or oxygen barriers, etc.).
  • Exemplary embodiments may include one or more wave guides defined or created by domains in one or more of layers or films of a multilayer film structure of a multilayer film structure, homogenous film structure, or single-layer film structure.
  • exemplary embodiments may include multilayer film structures having multiple layers or films with domains configured to provide one or more radiating antenna elements, one or more wave guides, EMI mitigation, thermal management, dielectric properties, structure, and/or environmental protection, etc.
  • exemplary embodiments may also include homogeneous or single-layer film structures having a single or individual layer or film with domains configured to provide one or more radiating antenna elements, one or more wave guides, EMI mitigation, thermal management, dielectric properties, structure, and/or environmental protection, etc.
  • FIGS. 5-15 and 21 illustrate exemplary structures (e.g., pyramidal structures, non- pyramidal structures, etc.) configured for EMI mitigation (e.g., absorbing high frequency, etc.) according to exemplary embodiments embodying one or more aspects of the present disclosure.
  • the structures may be disposed along (e.g., adhered to, etc.) and protrude outwardly from a portion of a board level shield (BLS).
  • BLS board level shield
  • the structures may protrude outwardly from an inner surface and/or outer surface of a BLS top, cover, lid, sidewall(s), fence, frame, etc.
  • the BLS may be configured (e.g., made of metal, shaped, sized, etc.) for mitigating (e.g., blocking, reflecting, etc.) low frequency EMI.
  • the structures may be configured (e.g., made of EMI absorbing materials, shaped, sized, etc.) for mitigating (e.g., absorbing, etc.) high frequency EMI.
  • FIGS. 5-15 and 21 illustrate exemplary pyramidal structures that are rectangular pyramids.
  • the rectangular bases of adjacent pyramids may contact each other substantially without any gaps or spaced distances between the rectangular bases. This helps avoiding reflectivity that might otherwise occur if there were gaps between the rectangular bases of the pyramidal structures.
  • Other exemplary embodiments may include non-pyramidal structures that taper or decrease ( e.g ., curve generally smoothly, etc.) in width from the top (e.g., from a point, etc.) towards the base.
  • FIGS. 14 and 15 illustrate exemplary embodiments including non-pyramidal structures 1400, 1500, respectively.
  • Alternative exemplary embodiments may include structures having non-rectangular bases, e.g., hexagonal bases, triangular bases, etc. Accordingly, the present disclosure should not be limited to only rectangular pyramidal structures as other exemplary embodiments may include structures having different three-dimensional geometric shapes.
  • the sides of the structures may not be perfectly smooth or define a perfectly straight line from top to bottom.
  • the sides may appear to have a stepped configuration when viewed at high magnification.
  • the sides of the pyramidal or non-pyramidal structures may preferably be relatively smooth (e.g., without any significantly sized steps, etc.) to reduce or avoid reflection of EMI incident on the structures.
  • the structures may be configured to have a varying slope or taper (e.g., at least two or more slopes, etc.) along the sides.
  • a pyramidal structure may have a relatively gradual taper from the base towards a middle portion, a quicker taper from the middle portion towards the top, and then less taper therefrom to the top of the structure.
  • the structures shown in FIGS. 5-15 and 21 may be made by the process shown in FIG. 2 and described above.
  • the structures shown in FIGS. 5-15 and 21 may comprise a filled dielectric, such as polydimethylsiloxane (PDMS) filled with carbon black, a filled block copolymer system, a filled elastomeric system, a filled thermoplastic system, etc.
  • PDMS polydimethylsiloxane
  • the structures shown in FIGS. 5-15 and 21 may be made of other materials and/or by other suitable processes (e.g., a stepwise deposition of material onto a functional carrier film, etc.).
  • the structures may comprise one or more first structures along a first layer, and one or more second structures along a second layer.
  • the first and second structures may be configured differently, e.g., different shapes, different heights, made of different materials, etc.
  • the configuration (e.g., height, shape, location, etc.) of the structures may be non-randomized or randomized (e.g., via a computerized randomization process, etc.). Randomizing height of the structures along a BLS interior may help to reduce or avoid cavity resonance underneath the BLS.
  • Exemplary embodiments may include rectangular pyramidal structures having the same size base but one or more of the rectangular pyramidal structures may have a different height than one or more other rectangular pyramidal stmctures. For example, taller pyramids may be located along the edges or outer perimeter, while shorter pyramids may be located in a middle or interior portion spaced inwardly from the edges or outer perimeter.
  • Stmctures having different heights may be used to accommodate for variances in the height of shorter and taller PCB components.
  • taller and shorter stmctures may be located along an inner surface of a BLS cover or lid so that the taller and shorter stmctures are disposed generally over shorter and taller PCB components, respectively, when the BLS is installed over the PCB components.
  • the different heights of the stmctures may also help to avoid or reduce cavity resonance underneath the BLS.
  • FIG. 5 illustrates filled dielectric 538 including pyramidal stmctures 540 according to an exemplary embodiment 500 embodying one or more aspects of the present disclosure.
  • the pyramidal stmctures 540 include air- filled particles 542 (e.g., air-filled microballoons, air- filled microbubbles, air-filled microspheres, etc.) within the filled dielectric 538.
  • the air- filled particles 542 add air to the pyramidal stmctures 540, which decreases (e.g., controllably decreases, etc.) the dielectric constant.
  • the dielectric constant of the pyramidal stmctures 540 may approximate the dielectric constant of foam and/or approach foam dielectric properties.
  • pyramidal and/or non-pyramidal structures may be covered or coated with polymer including air-filled particles (e.g., air-filled microballoons, air-filled microbubbles, air-filled microspheres, hollow glass spheres, microspheres, etc.) in other exemplary embodiments.
  • air-filled particles e.g., air-filled microballoons, air-filled microbubbles, air-filled microspheres, hollow glass spheres, microspheres, etc.
  • an exemplary embodiment may include pyramidal stmctures coated or covered with micro-balloon filled polymer, e.g., for environmental resistance, etc.
  • the micro-balloon filled polymer may cover the pyramidal stmctures and define a planarization layer for filling in the spaces between the pyramidal stmctures.
  • the inverse pyramidal stmctures of the planarization micro-balloon filled polymer layer may interleave or interlace with the pyramidal stmctures such that the combined pyramidal structures and planarization micro-balloon filled polymer layer have a generally flat sheet-like configuration.
  • the planarization micro-balloon filled polymer layer may be operable to inhibit or prevent dirt and/or other debris from filling the spaces, pores, openings, gaps, etc. between the pyramidal stmctures.
  • the micro-balloon filled polymer may comprise a low dielectric loss, low dielectric constant (e.g., less than 10, between 1 and 2, less than 1, etc.) material, such as Laird’s LoK low dielectric loss, low dielectric constant material including thermosetting plastic or silicone rubber and hollow glass spheres, etc.
  • low dielectric constant e.g., less than 10, between 1 and 2, less than 1, etc.
  • other materials e.g., including materials that are not low dielectric loss, low dielectric constant materials and/or that do not include hollow glass spheres, etc.
  • aspects of the present disclosure include methods of inhibiting or preventing dirt and/or other debris from filling the spaces, pores, openings, gaps, etc. between the pyramidal and/or non-pyramidal structures disclosed herein.
  • FIG. 6 illustrates an EMI absorber 644 including pyramidal structures 640, a planarization layer 646, and a multilayer frequency selective surface (FSS) structure 648 according to an exemplary embodiment 600 embodying one or more aspects of the present disclosure.
  • FSS frequency selective surface
  • the EMI absorber 644 and pyramidal structures 640 may comprise polydimethylsiloxane (PDMS) filled with carbon black, a filled block copolymer system, a filled elastomeric system (e.g., cured elastomers, thermoplastic elastomers (TPEs), Santoprene thermoplastic vulcanizate, etc.), a filled thermoplastic system (e.g., polyamide, acrylonitrile butadiene styrene (ABS), polypropylene (PP), polyethylene (PE), etc.), etc.
  • PDMS polydimethylsiloxane
  • a filled block copolymer system e.g., cured elastomers, thermoplastic elastomers (TPEs), Santoprene thermoplastic vulcanizate, etc.
  • TPEs thermoplastic elastomers
  • PP polypropylene
  • PE polyethylene
  • the planarization layer 646 includes or defines inverse downwardly protruding pyramidal structures 650 for filling in the spaces between the upwardly protruding pyramidal structures 640 of the EMI absorber 644.
  • the inverse pyramidal structures 650 of the planarization layer 646 may interleave or interlace with the pyramidal structures 640 such that the combination of the EMI absorber 644 and planarization layer 646 has a generally flat sheet-like configuration.
  • the planarization layer 646 may comprise a dielectric material (e.g., graded dielectric for impedance matching, a uniform dielectric planarization layer, etc.), a thermally-conductive material, an electrically-conductive material, etc.
  • the planarization layer 646 may help reinforce the pyramidal structures, protect against breakage of the pyramidal structures 640, provide adhesion, provide stiffness or structure for attachment purposes and/or adjusting modulus of elasticity, and/or inhibit or prevent dirt and/or other debris from filling the spaces, pores, openings, gaps, etc. between the pyramidal structures 640.
  • the planarization layer 646 may be provided with different thicknesses to accommodate for variances in the height of shorter and taller components of a PCB, SIP, etc.
  • one or more dielectric materials may be provided along exposed outer surface portions of the planarization layer so as to avoid shorting of adjacent device components by the electrically-conductive planarization layer.
  • dielectric material may be embedded in a thermal interface material (TIM) when the TIM is used ⁇ e.g., injection molded, etc.) as the planarization layer.
  • TIM thermal interface material
  • the planarization layers ⁇ e.g., 646 shown in FIG. 6, etc.) described herein may also be used in other exemplary embodiments that include EMI absorbing structures ⁇ e.g., FIGS. 5, 7-15, and 21, etc.).
  • the multilayered frequency selective surface (FSS) structure 648 shown in FIG. 6 includes multiple ⁇ e.g., three, etc.) layers of FSS elements 652.
  • Alternative embodiments may include an FSS structure having more or less than three layers, e.g., a single layer, two layers, four layers, etc.
  • FIG. 19 illustrates an exemplary embodiment 1900 of a multilayered FSS structure 1948 including four layers 1902, 1904, 1906, 1908 of FSS elements 1952.
  • exemplary embodiments may include a single layer of FSS elements, multiple coplanar rings in a single plane, an electrically-conductive metamaterial in a pattern on a dielectric along an underside of a BLS and/or along a ground plane, etc. Accordingly, the present disclosure should not be limited to only three or four layered FSS structures.
  • the layers of the multilayered frequency selective surface (FSS) structures 648, 1948, respectively, include patterns of FSS elements 652, 1952.
  • the FSS elements may comprise electrically-conductive material, EMI absorbing material, and/or metamaterial.
  • the FSS elements 652, 1952 comprise annular elements ⁇ e.g., circular rings, generally round annular elements, etc.) having open areas or openings.
  • the open areas or openings may include perforations or holes die cut in the layers for airflow before or after the FSS elements are provided ⁇ e.g., laser patterned onto layers, etc.).
  • the open areas or openings may be formed by etching or washing cured/uncured polymer away from the FSS elements.
  • the FSS layers may be made using a mold configured to create the open areas or openings.
  • the multiple layers of the multilayered FSS structure 648 may be in a stacked arrangement ⁇ e.g., a laminate structure, etc.) such that the FSS elements 652 of each layer overlap and vertically align with the FSS elements 652 in the other layers.
  • the openings or open areas of each layer are thus vertically aligned with the openings or open areas of the other layers.
  • the FSS elements 652 may be used for mitigating EMI without completely blocking the flow of air and/or liquid through the multilayered FSS structure, as air and/or liquid may flow within the vertically aligned openings or open areas.
  • Alternative embodiments may include a multilayered FSS structure ⁇ e.g., 1948 shown in FIG. 19, etc.) configured such that all FSS elements do not overlap and do not vertically align with other FSS elements and/or include FSS elements configured without the openings or open areas.
  • the films or layers of a multilayered FSS structure may comprise block copolymer, polydimethylsiloxane (PDMS), thermoplastic films prepared by process(es) disclosed herein, etc.
  • PDMS polydimethylsiloxane
  • a multilayered FSS structure may include multiple films or layers with FSS elements provided by a process disclosed herein.
  • an FSS structure may include FSS elements comprising copper and films or layers comprising Mylar biaxially-oriented polyethylene terephthalate (BoPET).
  • BoPET Mylar biaxially-oriented polyethylene terephthalate
  • copper patterns of FSS elements may be etched onto the Mylar BoPET films or layers using FR4/PCB manufacturing processes.
  • FSS elements may be provided along the films or layers by 3D printing or additive manufacturing (e.g., fused deposition molding, stereolithography, laser direct structuring with molding, etc.).
  • FSS elements may comprise electrically-conductive ink (e.g., ink including silver and/or copper, etc.) that is ink jet printed (e.g., via a microjet ink jet printer, etc.) along the films or layers.
  • impregnated plastic films may include portions that become electrically conductive after being struck by laser, which electrically-conductive portions define electrically- conductive FSS elements.
  • films or layers of a multilayered FSS structure may be impregnated with, have embedded therein, and/or printed with one or more materials to generate areas of electrical conductivity defining the pattern of FSS surfaces (e.g., rings, etc.). Other processes may also be used to provide a film or layer with FSS elements.
  • the films having the electrically-conductive FSS elements may be assembled (e.g., stacked, laminated, etc.) together to form the multilayer FSS structure.
  • the FSS elements may be backed by absorber(s) to reduce the absorber frequency.
  • an FSS structure (e.g., 648 (FIG. 6), 1948 (FIG. 19), etc.) may be operable for energy blockage across one or more specific frequency(ies) or frequency range(s) while also allowing passage of one or more different specific frequency(ies) or frequency range(s).
  • the FSS structure may be used as a single band or multiband bandpass waveguide and/or EMI mitigation structure.
  • one or more FSS elements may have a shape and/or size different than one or more other FSS elements.
  • another exemplary embodiment may include a FSS structure having FSS ring elements of varying thickness and/or varying radii.
  • the layers of a multilayered FSS structure may be any shape (e.g., rectangular, circular, triangular, etc.) and/or size, e.g., to work at multiple frequencies and/or work over a broader bandwidth, etc.
  • an FSS structure may reflect, absorb, block, and/or redirect signals at near glancing incidence (90 degrees off normal) to stop energy.
  • FIG. 7 illustrates pyramidal structures 740 along a portion (e.g., the top, cover, lid, sidewalls, fence, frame, etc.) of a board level shield (BLS) 754 according to an exemplary embodiment 700 embodying one or more aspects of the present disclosure.
  • the pyramidal structures 740 are rectangular pyramids with rectangular bases.
  • the pyramidal structures 740 may be disposed along and protrude/extend outwardly from outer surfaces (s) and/or inwardly from inner surface(s) of a top and/or sidewall(s) of the BLS (e.g., FIGS. 11, 12, and 13, etc.), etc.
  • the pyramidal structures 740 may be configured for mitigating (e.g., absorbing, etc.) high frequency EMI.
  • the BLS 754 may be configured (e.g., made of metal, etc.) for mitigating (e.g., blocking, etc.) low frequency EMI.
  • FIG. 8 illustrates pyramidal structures 840 along a portion (e.g., the top, cover, lid, sidewalls, fence, frame, etc.) of a board level shield (BLS) 854 according to an exemplary embodiment 800 embodying one or more aspects of the present disclosure.
  • the pyramidal structures 840 are rectangular pyramids with rectangular bases.
  • the pyramidal structures 840 are not all the same size in this example.
  • the two inner pyramidal structures are shown with different heights, which heights are both less than the heights of the two outer pyramidal structures.
  • the pyramidal structures 840 may be configured for mitigating (e.g., absorbing, etc.) high frequency EMI.
  • the BLS 854 may be configured (e.g., made of metal, etc.) for mitigating (e.g., blocking, etc.) low frequency EMI.
  • FIG. 9 illustrates pyramidal structures 940 along a portion (e.g., the top, cover, lid, sidewalls, fence, frame, etc.) of a board level shield (BLS) 954 according to an exemplary embodiment 900 embodying one or more aspects of the present disclosure.
  • the pyramidal structures include air-filled microballoons, microspheres, microbubbles, 942 etc. therein.
  • the air added by the microballoons, microspheres, or microbubbles 942 decreases the dielectric constant of the pyramidal structures 940.
  • the pyramidal structures 940 are rectangular pyramids with rectangular bases.
  • the pyramidal structures 940 may be configured for mitigating (e.g., absorbing, etc.) high frequency EMI.
  • the BLS 954 may be configured (e.g., made of metal, etc.) for mitigating (e.g., blocking, etc.) low frequency EMI.
  • FIG. 10 illustrates pyramidal structures 1040 along a portion (e.g., the top, cover, lid, sidewalls, fence, frame, etc.) of a board level shield (BLS) 1054 according to an exemplary embodiment 1000 embodying one or more aspects of the present disclosure.
  • BSS board level shield
  • the filler density per layer of the multilayered pyramidal structure 1040 increases in a direction from the top layer to the bottom layer. Accordingly, the bottom layer has the highest filler density while the top layer has the lowest filler density.
  • the lower intermediate layer has a higher filler density than the upper intermediate layer.
  • the pyramidal structures 1040 may be configured for mitigating (e.g., absorbing, etc.) high frequency EMI.
  • the BLS 1054 may be configured (e.g., made of metal, etc.) for mitigating (e.g., blocking, etc.) low frequency EMI.
  • the multilayered pyramidal structure may have an overall height of about 2 mm or less and about 100 micron thick layers. But these dimensions are provided for purpose of illustration only as the multilayer pyramidal structure may have a different overall height and/or layers with a different thickness.
  • the multilayered pyramidal structure 100 shown in FIG. 10 includes four layers, but other exemplary embodiments may include a multilayered pyramidal structure with more or less than four layers. Varying gradients of filler material may be used for multilayered film absorber structures (e.g., multilayered pyramidal structure 1040, etc.). Multilayered film absorber structures (e.g., multilayered pyramidal structure 1040, etc.) may have sufficient flexibility to be wrapped about at least a portion of a shield, device, etc.
  • FIGS. 11, 12, and 13 illustrates pyramidal structures 1140, 1240, 1340, respectively, along the top and sidewalls of a board level shield (BLS) 1154, 1254, 1354 according to exemplary embodiments 1100, 1200, 1300 embodying one or more aspects of the present disclosure.
  • the BLS is installed generally over an integrated circuit (IC) (broadly, a component or heat source) on a PCB (broadly, a substrate).
  • the pyramidal structures may be configured for mitigating (e.g., absorbing, etc.) high frequency EMI.
  • the BLS may be configured (e.g., made of metal, etc.) for mitigating (e.g., blocking, etc.) low frequency EMI.
  • pyramidal structures 1140 are shown protruding inwardly from the inner surfaces of the BLS top 1156 and BLS sidewalls 1158 in a direction generally towards the integrated circuit 1160 on the PCB 1162.
  • pyramidal structures 1240 are shown protruding outwardly from the outer surfaces of the BLS top 1256 and BLS sidewalls 1258 in a direction generally away from the integrated circuit 1260 on the PCB 1262.
  • pyramidal structures 1340 are shown along both the inner and outer surfaces of the BLS top 1356 and BLS sidewalls 1358, such that pyramidal structures 1340 protrude inwardly and outwardly in opposite directions relative to the BLS 1354 and integrated circuit 1360 on the PCB 1362
  • FIG. 14 illustrates a pyramidal structure 1440 and non-pyramidal structures 1464 along a portion ( e.g ., the top, cover, lid, sidewalls, fence, frame, etc.) of a board level shield (BLS) 1454 according to an exemplary embodiment 1400 embodying one or more aspects of the present disclosure.
  • the pyramidal and non-pyramidal structures 1440, 1464 may be configured for mitigating (e.g., absorbing, etc.) high frequency EMI.
  • the BLS 1454 may be configured (e.g., made of metal, etc.) for mitigating (e.g., blocking, etc.) low frequency EMI.
  • the non-pyramidal structures 1464 have varying slopes or tapers along their sides.
  • FIG. 15 illustrates structures 1564 along a portion (e.g., the top, cover, lid, sidewalls, fence, frame, etc.) of a board level shield (BLS) 1554 according to an exemplary embodiment 1500 embodying one or more aspects of the present disclosure.
  • the structures 1564 may be configured for mitigating (e.g., absorbing, etc.) high frequency EMI.
  • the BLS 1554 may be configured (e.g., made of metal, etc.) for mitigating (e.g., blocking, etc.) low frequency EMI.
  • each overall structure 1564 is generally upright and extends generally perpendicular to the portion of the BLS 1554.
  • Each structure 1564 includes pyramids 1566 along both sides, which pyramids 1566 extend generally outwardly from the structure 1564 in a direction generally parallel with the BLS portion 1554.
  • the double sided structures 1564 shown in FIG. 15 may have improved deflection and reduced contact resistance.
  • EMI absorbing protruding structures may be disposed along (e.g., adhered to, etc.) one or more exposed and/or flat surfaces.
  • an inert nonfunctional material e.g., a protective coating, etc.
  • an inert nonfunctional material may be applied over ( e.g ., coated onto, etc.) the EMI absorbing protruding structures.
  • the inert nonfunctional material may be configured to protect the EMI absorbing protruding structures from deformation (and loss of performance) and/or allow the EMI absorbing protruding structures to be pressed onto a surface, without interfering with ⁇ e.g., without appreciably degrading, etc.) functionality or performance of the EMI absorbing protruding structures.
  • An exemplary embodiment includes a method of adhering EMI absorbing protruding structures to a surface.
  • the method may include applying a protective coating over the three-dimensional shapes of the EMI absorbing protruding structures.
  • the method may further include applying a compressive force against the protective coating to ensure high bonding strength (or PSA adhesion) to a surface.
  • the protective coating may be removable and/or inert ⁇ e.g., dielectric, non-absorptive, etc.).
  • exemplary embodiments of device components that include ⁇ e.g., integrally include, are made out of, etc.) multilayer film structures, patterned materials, metamaterials, and/or functional films.
  • a multilayer film structure, patterned material, metamaterial, and/or functional film may be incorporated within and/or be used as a device component, such as an exterior case, a back cover, a mid-plate, a screenplate, an inner plate, an exterior skin of a device, an interposer, IC packaging, etc.
  • the device component may retain its original functionality but also have an additional functionality ⁇ e.g., EMI mitigation, thermal management, dielectric, magnetic, and/or structural, etc.) provided by the multilayer film structure, patterned material, metamaterial, and/or functional film.
  • an additional functionality e.g., EMI mitigation, thermal management, dielectric, magnetic, and/or structural, etc.
  • a multilayer film structure, patterned material, metamaterial, and/or functional film may be incorporated within and/or may be used as the case or the exterior skin of a device, such as a smartphone, gaming system console, smartwatch, 5G antenna in package (AIP), etc.
  • a multilayer film structure, patterned material, metamaterial, and/or functional film may be used for transferring heat from one or more hotter portions or areas of a device ⁇ e.g., PCB components, etc.) to one or more cooler portions or areas ⁇ e.g., other PCB components, unused portion of the PCB, etc.).
  • a device as a whole for thermal management purposes instead of treating each individual component separately and transferring heat on a single component-by-component basis, exemplary embodiments may allow for more uniform device temperature and improved device thermal properties even though individual ones of the components may be heated by transferring heat from other components.
  • an inner plate of an electronic device may comprise a multilayer film structure, patterned material, metamaterial, and/or functional film that is used to provide thermal management.
  • the multilayer film stmcture, patterned material, metamaterial, and/or functional film of the inner plate may draw waste heat from one or more areas and transfer/spread the waste heat to one or more other areas, which may heat and increase the temperature of these one or more other areas of the electronic device. This, in turn, may make the device temperature more uniform and allow heat to be dissipated more uniformly.
  • FIG. 16 illustrates an outer device case 1668 comprising a multilayer film stmcture (e.g ., a four layer film structure, etc.) and/or metamaterial 1670 according to an exemplary embodiment 1600 embodying one or more aspects of the present disclosure.
  • the outer device case 1668 includes four layers 1602, 1604, 1606, 1608 that may be configured to provide one or more of an electrical conductor 1672, a wave guide 1674, an EMI absorber 1676, a thermal interface material (TIM) 1678, and a dielectric 1680.
  • TIM thermal interface material
  • the waveguide 1674 provided by the multilayer film structure and/or metamaterial 1670 may be operable for guiding waves from a PCB component 1681 on a PCB 1662.
  • the thermal interface material 1678 provided by the multilayer film structure and/or metamaterial 1670 may be operable for establishing a thermally-conductive heat path from a PCB component 1682 to an exterior of the outer device case 1668.
  • the multilayer film structure and/or metamaterial 1670 may be configured to allow desired signals to pass therethrough (e.g., bandpass, etc.) while rejecting and preventing passage of other undesired signals (e.g., bandstop, etc.) at the enclosure or outer device level.
  • the multilayer film structure and/or metamaterial 1670 may be used for mitigating EMI via directional signal steering in the outer device case 1668.
  • the outer device case 16668 may also or alternatively include an FSS structure (e.g., 648 (FIG. 6), 1948 (FIG. 19), etc.) within or along a portion of the outer device case 1668.
  • FSS structure e.g., 648 (FIG. 6), 1948 (FIG. 19), etc.
  • electrically-conductive metamaterial in a pattern may be disposed along an inner surface of the outer device case 1668.
  • exemplary embodiments disclosed herein may include an outer device case 1668 that is multifunctional in that the outer device case 1668 retains its original functionality as an outer device case 1668. But the outer device case 1668 also includes additional functionality, such as the functionality associated with the wave guide 1674 and thermal interface material 1678 provided by the multilayer film structure and/or metamaterial 1670.
  • the outer device case 1668 includes four layers 1602, 1604, 1606, 1608, but other exemplary embodiments may include an outer device case with more or less than four layers.
  • FIG. 17 illustrates an interposer 1768 comprising a multilayer film structure (e.g ., a four-layer film structure, etc.) and/or metamaterial 1770 according to an exemplary embodiment 1700 embodying one or more aspects of the present disclosure.
  • the multilayer film stmcture and/or metamaterial interposer 1770 is positioned or sandwiched between two PCBs 1762 and 1763.
  • the multilayer film structure and/or metamaterial interposer 1770 may be configured to provide one or more of an electrical conductor 1772, a wave guide 1774, an EMI absorber 1776, a thermal interface material (TIM) 1778, and a dielectric 1780 interposed between the two lower and upper PCBs 1762, 1763.
  • the multilayer film structure and/or metamaterial interposer 1770 may be a selectively functional structure, e.g., to connect the two PCBs in a sandwich, making electrical interconnections, providing EMI shielding, and/or providing thermally-conductive pathways, etc.
  • the multilayer film structure and/or metamaterial interposer 1770 may include a portion with a relatively high dielectric constant, such that the two PCBs 1762, 1763 are capacitively coupled via the interposer portion having the high dielectric constant.
  • an interposer is provided for connecting two PCBs or SIPs with components via molding (e.g., injection molding, etc.) of functional block copolymer with electrical connection traces between the SIPs.
  • the interposer 1768 includes four layers 1702, 1704, 1706, 1708, but other exemplary embodiments may include an interposer with more or less than four layers.
  • the interposer 1768 may be configured to allow interconnection as needed between PCBs 1762, 1763 while also having loaded EMI properties.
  • the interposer 1762, 1763 may be positionable between two PCBs 1762, 1763 each including at least one component 1781, 1782, 1783, 1784 thereon.
  • the interposer 1768 may comprises block copolymer of at least two polymers and one or more fillers as disclosed herein.
  • the interposer 1768 may include at least one electrical trace passing through the interposer 1768 to provide at least one electrical connection between at least one component on one circuit board with at least one component on the other circuit board.
  • the interposer 1768 shown in FIG. 17 may provide an electrical connection between the PCB component 1781, 1782 on the lower PCB 1762 with the corresponding PCB component 1783, 1784 on the upper PCB 1763.
  • Exemplary embodiments may include patterning of functionality in a multilayered film structure to match a layout of components on two or more PCBs. When the PCBs are sandwiched together, the patterned multilayer film structure may provide electrical interconnections and other functionality between components on the PCBs.
  • pattemized films may be created for providing electrical interconnections for SIPs (system in package).
  • a multilayered film stmcture comprising block copolymer films may be used as a substrate material for a PCB.
  • FIG. 18 illustrates integrated circuit (IC) packaging 1868 comprising a multilayer film structure and/or metamaterial 1870 according to an exemplary embodiment 1800 embodying one or more aspects of the present disclosure.
  • the multilayer film structure and/or metamaterial 1870 may be configured to provide one or more of an electrical conductor/interconnect 1872, a wave guide 1874, an EMI absorber 1876, a thermal interface material (TIM) 1878, and a dielectric 1880.
  • IC integrated circuit
  • the multilayer film structure and/or metamaterial 1870 may be configured to steer energy or electromagnetic radiation, etc.
  • the multilayer film structure and/or metamaterial IC packaging may be a selectively functional stmcture, e.g., part EMI shield, part TIM, part EMI absorber, part wave guide, and/or part electrical connector, etc.
  • the multilayer film structure and/or metamaterial 1870 may be configured to provide a 3D structure including interconnects that are waveguide or coaxial structures and/or vertical and multilevel, etc.
  • the IC packaging 1868 includes four layers 1802, 1804, 1806, 1808, but other exemplary embodiments may include IC packaging with more or less than four layers.
  • FIG. 20 illustrates a metamaterial TIM positioned 2085 within a device (e.g., smartphone, etc.) according to an exemplary embodiment 2000 embodying one or more aspects of the present disclosure.
  • the metamaterial TIM 2085 is positioned between (e.g., compressively sandwiched between, etc.) an outer device case/heat spreader 2086 and a PCB 2062 including an array 2087 of antenna elements 2088.
  • the metamaterial TIM 2085 is configured to be operable for providing a thermally-conductive heat path generally between the PCB 2062 and the outer device case/heat spreader 2086.
  • the metamaterial TIM 2085 is also configured to be operable for directing or steering signals (e.g., millimeter-wave signals, etc.) from the antenna elements 2088 towards the reflectors 2089.
  • the reflectors 2089 may then reflect the signals upwards thereby avoiding issues of high dielectric constant impact on antenna performance.
  • Metamaterial patterning may be used in a device case or housing for directing signals for reducing EMI and for eliminating or reducing side lobes.
  • a metamaterial FSS may be used inside a radome, which may allow for a reduction in radome thickness, e.g. , from about 3 millimeters to 1 ⁇ 2 millimeter, etc.
  • FIGS. 2la and 2lb illustrate an example flexible material 2100 including filled dielectric pyramidal structures that may be made by the process shown in FIG. 2 according to an exemplary embodiment embodying one or more aspects of the present disclosure.
  • the filled dielectric may comprise polydimethylsiloxane (PDMS) filled with carbon black, a filled block copolymer system, a filled elastomeric system, a filled thermoplastic system, etc.
  • the pyramidal structures may comprise rectangular pyramids configured to be operable for EMI mitigation as disclosed herein.
  • the material 2100 having the filled dielectric pyramidal structures may be sufficiently flexible and conformal to be wrapped around a component, device, etc.
  • the flexible material 2100 may comprise a functional (e.g. , EMI mitigation, etc.) wrap, which may be wrapped around at least a portion (e.g., wrapped around both sides, etc.) of a PCB.
  • Conventional board level shields operate to contain EMI energy by creating an electrically-conductive metal Faraday Cage around a device component(s).
  • the metal shield often serves to also contain thermal energy thereunder, which thermal energy must be released causing EMI reduction and thermal transfer to operate at cross purposes.
  • Traditional board level shields have a rectangular construction of electrically-conductive metal with five sides. The sixth side of the Faraday shield is provided by the ground plane of the PCB .
  • the absorber material may comprise one or more multilayer film structures and/or patterned materials disclosed herein, such as multilayer film structure comprising block copolymer films with domains (e.g., FIGS. 3 and 4, etc.), an FSS structure including FSS elements (e.g., FIGS. 6 and 19, etc.), a material having pyramidal and/or non-pyramidal structures (e.g., FIGS. 1, 2, 5-15, and 21, etc.), etc.
  • a high impedance wall may be created that will block or prevent electromagnetic energy from passing through the absorber. This may, in general, be frequency specific.
  • the absorber material may comprise a thermally-conductive absorber material to facilitate thermal transfer in a hybrid EMI/thermal device.
  • one or more BLS sidewalls may be made of absorber material configured for directing or steering different frequencies in different directions, such that some frequencies may be attenuated while the remaining frequencies may not be attenuated.
  • FIG. 22 illustrates a board level shield (BLS) 2254 according to an exemplary embodiment 2200 embodying one or more aspects of the present disclosure.
  • the BLS 2254 includes a top 2256 and four sidewalls.
  • the BLS top 2256 and three sidewalls 2258 are made of electrically- conductive metal (e.g., sheet metal, etc.).
  • the fourth sidewall 2259 is made of an absorber material 2290 instead of the electrically-conductive metal used for the BLS top 2256 and three other sidewalls 2258.
  • the fourth sidewall 2259 may be made of a thermally-conductive absorber material 2290, such that the fourth sidewall is thermally conductive. In which case, the fourth sidewall 2259 may be operable for absorbing EMI while also allowing thermal heat transfer.
  • the sidewalls 2258 and 2259 may be configured (e.g., include mounting feet, etc.) for installation (e.g., soldering, etc.) to a PCT 2262 or other substrate.
  • FIG. 23 is a line graph showing simulated reduction in total radiated power in decibels (dB) versus frequency in gigahertz (GHz) for the board level shield in FIG. 22, where the location of the absorber differs in two cases with shift in frequency of maximum total radiated power reduction.
  • dB decibels
  • GHz gigahertz
  • Exemplary embodiments may include laser curing dopant catalyst (e.g., specks, etc.) within a film to cause the dopant to crystallize and thereby provide enhanced performance, e.g., thermal management, electromagnetic interference (EMI) mitigation, electrical conductivity, thermal conductivity, EMI absorbing, magnetic, dielectric, and/or stmctural performance, etc.
  • Other exemplary embodiments may include tape casting by ink jet printing material into openings (e.g., perforations, cutouts, holes, etc.) in films to provide electrical interconnections and/or thermal pathways.
  • Exemplary embodiments are also disclosed herein of computer-implemented methods, systems, and non-transitory computer-readable storage media for providing (e.g., determining, developing, recommending, creating, etc.) thermal management, EMI mitigation, and/or structural solutions for electronic devices and/or device components.
  • the disclosed systems, methods, and non- transitory computer-readable storage media may be used to develop a solution tailored or customized for a pre-existing PCB (e.g., after the PCB has been designed and built, etc.), which solution solves thermal management, EMI mitigation, and/or structural issues that may be specific or unique to the PCB and its PCB component layout.
  • thermal management, EMI mitigation, and/or structural issues may be determined by simulating operation of an electronic device including a PCB.
  • thermal management, EMI mitigation, and/or structural issues may be determined by PCB component visual recognition, by using a camera, analyzing a CAD file that includes the PCB layout, using a robot vision system, accessing a database of thermal management, EMI mitigation, and/or structural issues for PCBs, etc.
  • the solutions may include one or more of the multilayer structured films and/or patterned materials disclosed herein.
  • the solutions may include a multilayer film structure comprising block copolymer films with domains (e.g., FIGS. 3 and 4, etc.), a film patterned by additive manufacturing (e.g., FIG. 19, etc.), a material having pyramidal and/or non-pyramidal structures (e.g., FIGS. 1, 2, 5-15, and 21, etc.), a multilayer film and/or metamaterial outer device case (e.g., FIG. 16, etc.), a multilayer film and/or metamaterial interposer (e.g., FIG. 17, etc.), a multilayer film and/or metamaterial IC packaging (e.g., FIG.
  • the solutions may include one or more board level shields and/or thermal management and/or EMI mitigation materials as disclosed herein.
  • the solutions may also include other possibilities, such as other thermal management and/or EMI mitigation materials stored in and retrievable from a database accessible to the system.
  • the solutions may include features to deal with or account for varying heights of components.
  • An exemplary embodiment includes a system for providing (e.g., determining, developing, recommending, creating, etc.) a thermal management, electromagnetic interference (EMI) mitigation, and/or structural solution for an electronic device.
  • the system includes at least one processor configured to determine if an electronic device will have a thermal issue, EMI issue, and/or structural issue and then develop a thermal management, EMI mitigation, and/or structural solution if it is determined that the electronic device will otherwise have the thermal issue, the EMI issue, and/or the structural issue.
  • the system may simulate operation of the electronic device based, at least in part, on a model for the electronic device including a printed circuit board (PCB) layout.
  • the system may be configured to perform a simulation for the model of the electronic device including the PCB layout to determine if the PCB will cause a thermal issue, an EMI issue, and/or a structural issue for the electronic device.
  • the system may then develop a thermal management, EMI mitigation, and/or structural solution if it is determined that the PCB will otherwise cause the thermal issue, the EMI issue, and/or the structural issue for the electronic device.
  • the system may be further configured to perform a simulation for a model of a second electronic device including a second PCB layout different than the PCB layout of the first electronic device to determine if the second PCB will cause a thermal issue, an EMI issue, and/or a structural issue for the second electronic device.
  • the system may then develop a thermal management, EMI, and/or structural solution if it is determined that the second PCB will otherwise cause the thermal issue, the EMI issue, and/or the structural issue for the electronic device.
  • the system may be configured to use other processes for determining if an electronic device will have a thermal issue, EMI issue, and/or structural issue.
  • the system may be configured to use PCB component visual recognition, a camera, a CAD file that includes the PCB layout, a robot vision system, and/or a database (e.g., a database of thermal management, EMI mitigation, and/or structural issues for PCBs, etc.) to determine if the electronic device will have a thermal issue, EMI issue, and/or structural issue.
  • Another exemplary embodiment includes a computer-implement method for providing (e.g., determining, developing, recommending, creating, etc.) a thermal management, electromagnetic interference (EMI) mitigation, and/or structural solution for an electronic device.
  • the computer-implemented method may include determining, by using one or more computing devices, if an electronic device will have a thermal issue, EMI issue, and/or structural issue and then developing, by using one or more computer devices, a thermal management, EMI mitigation, and/or structural solution if it is determined that the electronic device will otherwise have the thermal issue, the EMI issue, and/or the stmctural issue.
  • the computer-implemented method may include modelling, by using one or more computing devices, the electronic device, and then, by using one or more computing devices, simulating operation or performing a simulation for the model of the electronic device to determine if the electronic device will have a thermal issue, an EMI issue, and/or a structural issue.
  • the computer-implemented method may include modelling, by using one or more computing devices, a printed circuit board (PCB) layout of the electronic device, and performing, by using one or more computing devices, a simulation for the model of the electronic device including the PCB layout to determine if the PCB will cause a thermal issue, an EMI issue, and/or a structural issue for the electronic device.
  • the computer-implemented method may then include developing, by using one or more computing devices, a thermal management, electromagnetic interference (EMI) mitigation, and/or structural solution if it is determined that the PCB will otherwise cause the thermal issue, the EMI issue, and/or the structural issue for the electronic device.
  • EMI electromagnetic interference
  • the computer-implemented method may include one or more other processes for determining if an electronic device will have a thermal issue, EMI issue, and/or structural issue.
  • the computer-implemented method may include one or more of using PCB component visual recognition, a camera, a CAD file that includes a PCB layout, a robot vision system, and/or a database (e.g ., a database of thermal management, EMI mitigation, and/or structural issues for PCBs, etc.) to determine if the electronic device will have a thermal issue, EMI issue, and/or structural issue.
  • a non-transitory computer-readable storage media includes computer-executable instructions for developing a thermal management, electromagnetic interference (EMI) mitigation, and/or structural solution for an electronic device.
  • the computer-executable instructions When executed by at least one processor, the computer-executable instructions cause the at least one processor to determine if the electronic device will have a thermal issue, an EMI issue, and/or a structural issue; and then develop a thermal management, EMI mitigation, and/or structural solution if it is determined that the electronic device will otherwise have the thermal issue, the EMI issue, and/or the structural issue.
  • the non-transitory computer-readable storage media may comprise computer- executable instructions, which when executed by the at least one processor, cause the at least one processor to perform a simulation or simulate operation for a model of the electronic device to determine if the electronic device will have a thermal issue, an EMI issue, and/or a structural issue; and then develop a thermal management, EMI mitigation, and/or structural solution if it is determined that the electronic device will otherwise have the thermal issue, the EMI issue, and/or the structural issue.
  • the model of the electronic device may include a printed circuit board (PCB) layout.
  • the non-transitory computer-readable storage media may comprise computer-executable instructions, which when executed by the at least one processor, cause the at least one processor to: perform the simulation for the model of the electronic device including the PCB layout to determine if the PCB will cause a thermal issue, an EMI issue, and/or a structural issue for the electronic device; and then develop a thermal management, EMI mitigation, and/or structural solution if it is determined that the PCB will otherwise cause the thermal issue, the EMI issue, and/or the structural issue for the electronic device.
  • non-transitory computer-readable storage media may comprise computer-executable instructions, which when executed by the at least one processor, cause the at least one processor to use one or more other processes for determining if an electronic device will have a thermal issue, EMI issue, and/or structural issue.
  • the non-transitory computer-readable storage media may comprise computer-executable instructions, which when executed by the at least one processor, cause the at least one processor to use PCB component visual recognition, a camera, a CAD file that includes a PCB layout, a robot vision system, and/or a database (e.g., a database of thermal management, EMI mitigation, and/or structural issues for PCBs, etc.) to determine if the electronic device will have a thermal issue, EMI issue, and/or structural issue.
  • PCB component visual recognition e.g., a database of thermal management, EMI mitigation, and/or structural issues for PCBs, etc.
  • a computerized randomization process may be used to randomize or vary configurations (e.g., height, shape, etc.) of EMI absorbing structures, such as the pyramidal or non-pyramidal structures shown in FIGS. 5-15 and 21 and described herein.
  • Exemplary embodiments of the computer- implemented methods, systems, and non-transitory computer-readable storage media disclosed herein may include analyzing heights of components in line with functional needs and designing of multilayered films to address variances in topology, e.g., varying heights of device components, etc.
  • the exemplary computer-implemented methods, systems, and non-transitory computer-readable storage media disclosed herein may be included with or used in conjunction with an automated manufacturing process (e.g., roll to roll multilayer pattemable polymer process, an additive manufacturing process, etc.).
  • the automated manufacturing process may be used to manufacture the thermal management, EMI mitigation, and/or structural solution developed by an exemplary computer-implemented method, system, and/or non- transitory computer-readable storage media disclosed herein.
  • Exemplary embodiments may include methods of using at least one of a shape (e.g., sheet, other extension or projection, etc.), one or more domains of a multilayer block copolymer film structure, doping and/or patterning for providing EMI mitigation (e.g., EMI shielding, EMI absorption, etc.) and/or thermal management.
  • the shape may comprise a pyramidal structure (e.g., rectangular pyramid, etc. ) and/or a non-pyramidal structure.
  • a method of making a multilayer thermal management and/or electromagnetic interference (EMI) mitigation materials may include creating block copolymer films with domains by adding one or more fillers or additives to change one or more properties, characteristics, functions, and/or performance of the domains, e.g., thermal management, electromagnetic interference (EMI) mitigation, electrical conductivity, thermal conductivity, EMI absorbing, magnetic, dielectric, and/or structural performance, etc.
  • thermal management electromagnetic interference (EMI) mitigation, electrical conductivity, thermal conductivity, EMI absorbing, magnetic, dielectric, and/or structural performance, etc.
  • EMI electromagnetic interference
  • a method for manufacturing film may include determining a pattern of functionality, selecting a first polymer with first properties, selecting a second polymer with second properties, selecting a functional material (e.g., predefined, in a predetermined form, etc.) with third properties (e.g., thermally-conductive, electrically-conductive, EMI absorbing, dielectric, structural, etc.), and using the first and second polymers and the functional material to make films via block copolymer process such that the films have the pattern of functionality when assembled together (e.g., stacked and laminated into a multilayer structure, etc.).
  • the pattern of functionality may include height of columns, width of columns, spacing of columns, loadability of filler, and/or density of filler in columns, etc.
  • a multilayer structure includes a base layer including (e.g. molded with, etc.) structures (e.g., pyramidal structures, non-pyramidal structures, etc.) protruding therefrom along at least a first side of the base layer.
  • a planarization layer is along the first side, which provides a substantially planar surface opposite a second side of base layer.
  • the planarization layer may comprise a dielectric material (e.g., graded dielectric for impedance matching, a uniform dielectric planarization layer, etc.), a thermally-conductive material, an electrically-conductive material, etc. At least one film layer may be disposed along (e.g., adhered to, etc.) the planarization layer opposite the base layer.
  • a dielectric material e.g., graded dielectric for impedance matching, a uniform dielectric planarization layer, etc.
  • At least one film layer may be disposed along (e.g., adhered to, etc.) the planarization layer opposite the base layer.
  • the multilayer structure may include frequency selective surface (FSS) elements (e.g., electrically-conductive rings, etc.) disposed generally between the film layer and the planarization layer.
  • FSS elements may comprise electrically-conductive rings in a pattern.
  • the multilayer structure may include multiple FSS layers or films (e.g., in a stacked arrangement, etc.) including FSS elements, e.g., electrically-conductive rings printed along or embedded within multiple layers or films.
  • the FSS elements of one layer may overlap FSS elements in another layer.
  • the FSS elements may include a base layer comprising EMI absorbing material.
  • areas of heightened or lessened magnetic properties may be created within a multilayered film structure and/or patterned material. For example, regions of magnetic attraction and repulsion may be used when loaded copolymer resin is polymerizing into film during extrusion or calendarization.
  • a thermal interface material may be applied to and/or used along with a multilayer film structure and/or patterned material.
  • thermal interface materials include thermal gap fillers, thermal phase change materials, thermally-conductive EMI absorbers or hybrid thermal/EMI absorbers, thermal greases, thermal pastes, thermal putties, dispensable thermal interface materials, thermal pads, etc.
  • a wide range of materials may be used for the board level shield (broadly, shield) or portion thereof, such as cold rolled steel, nickel-silver alloys, copper-nickel alloys, stainless steel, tin-plated cold rolled steel, tin plated copper alloys, carbon steel, brass, copper, aluminum, copper-beryllium alloys, phosphor bronze, steel, alloys thereof, a plastic material coated with electrically-conductive material, or any other suitable electrically-conductive and/or magnetic materials.
  • the materials disclosed in this application are provided herein for purposes of illustration only as different materials may be used depending, for example, on the particular application.
  • Exemplary embodiments may include a multilayer film structure and/or patterned material including at least a portion ⁇ e.g., a through thickness domain of a block copolymer film, etc.) having a high thermal conductivity (e.g., within a range from about 1 W/mK (watts per meter per Kelvin) to about 6 W/mK, etc.) depending on the particular materials used to make the multilayer film and/or patterned material and loading percentage of thermally-conductive filler, if any.
  • These thermal conductivities are only examples as other embodiments may include a multilayer film and/or patterned material including at least one portion with a thermal conductivity higher than 6 W/mK, less than 1 W/mK, or between 1 and 6 W/mk.
  • a multilayer film structure and/or patterned material may be thermally conductive (e.g., a thermally-conductive domain of a block copolymer film, etc.) with a relatively high thermal conductivity.
  • the thermally- conductive portion of the multilayer film structure and/or patterned material may be used to define or provide part of a thermally-conductive heat path from a heat source to a heat removal/dissipation structure or component.
  • the thermally-conductive portion of the multilayer film structure and/or patterned material may be used, for example, to help conduct thermal energy (e.g., heat, etc.) away from a heat source of an electronic device.
  • the thermally-conductive portion of the multilayer film structure and/or patterned material may be positionable generally between a heat source and a heat removal/dissipation structure or component to establish a thermal joint, interface, pathway, or thermally- conductive heat path along which heat may be transferred (e.g., conducted) from the heat source to the heat removal/dissipation structure or component.
  • the thermahy-conductive portion of the multilayer film structure and/or patterned material may function to allow transfer (e.g., to conduct heat, etc.) of heat from the heat source along the thermahy-conductive path to the heat removal/dissipation structure or component.
  • the multilayer film structure and/or patterned material includes at least a portion for EMI mitigation (e.g., an electrically- conductive and/or EMI absorbing domain of a block copolymer film, etc.)
  • the multilayer film structure and/or patterned material may also be operable for mitigating EMI (e.g., absorbing, blocking, reflecting, etc.) incident upon the EMI mitigation portion of the multilayer film structure and/or patterned material.
  • Example embodiments disclosed herein may be used with a wide range of heat sources, electronic devices (e.g., smartphones, etc.), and/or heat removal/dissipation structures or components (e.g., a heat spreader, a heat sink, a heat pipe, a vapor chamber, a device exterior case or housing, etc.).
  • a heat source may comprise one or more heat generating components or devices (e.g., a CPU, die within underfill, semiconductor device, flip chip device, graphics processing unit (GPU), digital signal processor (DSP), multiprocessor system, integrated circuit (IC), multi-core processor, etc.).
  • a heat source may comprise any component or device that has a higher temperature than the thermahy-conductive portion of the multilayer film structure and/or patterned material or otherwise provides or transfers heat to the thermahy-conductive portion of the multilayer film structure and/or patterned material regardless of whether the heat is generated by the heat source or merely transferred through or via the heat source. Accordingly, aspects of the present disclosure should not be limited to use with any single type of heat source, electronic device, heat removal/dissipation structure, etc.
  • Exemplary embodiments of computer-implemented methods, systems, and non- transitory computer-readable storage media disclosed herein may include one or more computing devices, such as one or more servers, workstations, personal computers, laptops, tablets, smartphones, person digital assistants (PDAs), etc.
  • a computing device may include a single computing device, or it may include multiple computing devices located in close proximity or distributed over a geographic region, so long as the computing devices are specifically configured to function as described herein. Further, different components and/or arrangements of components may be used in a computing device and/or in other computing device embodiments.
  • Exemplary embodiments may include a processor and a memory coupled to (and in communication with) the processor.
  • the processor may include one or more processing units (e.g., in a multi-core configuration, etc.) such as, and without limitation, a central processing unit (CPU), a microcontroller, a reduced instruction set computer (RISC) processor, an application specific integrated circuit (ASIC), a programmable lsogic device (PLD), a gate array, and/or any other circuit or processor capable of the functions described herein.
  • processing units e.g., in a multi-core configuration, etc.
  • CPU central processing unit
  • RISC reduced instruction set computer
  • ASIC application specific integrated circuit
  • PLD programmable lsogic device
  • gate array e.g., a gate array, and/or any other circuit or processor capable of the functions described herein.
  • the memory may be one or more devices that permit data, instructions, etc., to be stored therein and retrieved therefrom.
  • the memory may include one or more computer-readable storage media, such as, without limitation, dynamic random access memory (DRAM), static random access memory (SRAM), read only memory (ROM), erasable programmable read only memory (EPROM), solid state devices, flash drives, CD-ROMs, thumb drives, and/or any other type of volatile or nonvolatile physical or tangible computer-readable media.
  • DRAM dynamic random access memory
  • SRAM static random access memory
  • ROM read only memory
  • EPROM erasable programmable read only memory
  • solid state devices solid state devices
  • flash drives CD-ROMs, thumb drives, and/or any other type of volatile or nonvolatile physical or tangible computer-readable media.
  • computer-executable instructions may be stored in the memory for execution by the processor to particularly cause the processor to perform one or more of the functions described herein, such that the memory is a physical, tangible, and non-transitory computer readable storage media.
  • Such instructions often improve the efficiencies and/or performance of the processor that is performing one or more of the various operations herein.
  • the memory may include a variety of different memories, each implemented in one or more of the functions or processes described herein.
  • a network interface may be coupled to (and in communication with) the processor and the memory.
  • the network interface may include, without limitation, a wired network adapter, a wireless network adapter, a mobile network adapter, or other device capable of communicating to one or more different networks.
  • one or more network interfaces may be incorporated into or with the processor.
  • the functions described herein, in some embodiments, may be described in computer executable instructions stored on a computer readable media, and executable by one or more processors.
  • the computer readable media is a non-transitory computer readable storage medium.
  • such computer-readable media can include RAM, ROM, EEPROM, CD-ROM or other optical disk storage, magnetic disk storage or other magnetic storage devices, or any other medium that can be used to carry or store desired program code in the form of instructions or databases and that can be accessed by a computer. Combinations of the above should also be included within the scope of computer-readable media.
  • Example embodiments are provided so that this disclosure will be thorough, and will fully convey the scope to those who are skilled in the art. Numerous specific details are set forth such as examples of specific components, devices, and methods, to provide a thorough understanding of embodiments of the present disclosure. It will be apparent to those skilled in the art that specific details need not be employed, that example embodiments may be embodied in many different forms, and that neither should be construed to limit the scope of the disclosure. In some example embodiments, well- known processes, well-known device structures, and well-known technologies are not described in detail.
  • parameter X may have a range of values from about A to about Z.
  • disclosure of two or more ranges of values for a parameter subsume all possible combination of ranges for the value that might be claimed using endpoints of the disclosed ranges.
  • parameter X is exemplified herein to have values in the range of 1 - 10, or 2 - 9, or 3 - 8, it is also envisioned that Parameter X may have other ranges of values including 1 - 9, 1 - 8, 1 - 3, 1 - 2, 2 - 10, 2 - 8, 2 - 3, 3 - 10, and 3 - 9.
  • the term“about” as used herein when modifying a quantity of an ingredient or reactant of the invention or employed refers to variation in the numerical quantity that can happen through typical measuring and handling procedures used, for example, when making concentrates or solutions in the real world through inadvertent error in these procedures; through differences in the manufacture, source, or purity of the ingredients employed to make the compositions or carry out the methods; and the like.
  • the term“about” also encompasses amounts that differ due to different equilibrium conditions for a composition resulting from a particular initial mixture. Whether or not modified by the term“about”, equivalents to the quantities are included.
  • first, second, third, etc. may be used herein to describe various elements, components, regions, layers and/or sections, these elements, components, regions, layers and/or sections should not be limited by these terms. These terms may be only used to distinguish one element, component, region, layer or section from another region, layer or section. Terms such as“first,” “second,” and other numerical terms when used herein do not imply a sequence or order unless clearly indicated by the context. Thus, a first element, component, region, layer or section discussed below could be termed a second element, component, region, layer or section without departing from the teachings of the example embodiments.
  • Spatially relative terms such as “inner,” “outer,” “beneath”, “below”, “lower”, “above”,“upper” and the like, may be used herein for ease of description to describe one element or feature’s relationship to another element(s) or feature(s) as illustrated in the figures.
  • Spatially relative terms may be intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. For example, if the device in the figures is turned over, elements described as“below” or“beneath” other elements or features would then be oriented“above” the other elements or features.
  • the example term“below” can encompass both an orientation of above and below.
  • the device may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein interpreted accordingly.

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Power Engineering (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Computer Hardware Design (AREA)
  • Chemical & Material Sciences (AREA)
  • Materials Engineering (AREA)
  • Electromagnetism (AREA)
  • Health & Medical Sciences (AREA)
  • Public Health (AREA)
  • Environmental & Geological Engineering (AREA)
  • Epidemiology (AREA)
  • Toxicology (AREA)
  • Thermal Sciences (AREA)
  • Shielding Devices Or Components To Electric Or Magnetic Fields (AREA)
  • Laminated Bodies (AREA)
  • Compositions Of Macromolecular Compounds (AREA)
  • Cooling Or The Like Of Electrical Apparatus (AREA)
  • Structure Of Printed Boards (AREA)
  • Cooling Or The Like Of Semiconductors Or Solid State Devices (AREA)

Abstract

Disclosed are exemplary embodiments of patterned materials and films (e.g., multilayer films, homogeneous or single layer films, etc.). The films and patterned materials may have controlled and/or tailored performance (e.g., thermal management, electromagnetic interference (EMI) mitigation, electrical conductivity, thermal conductivity, EMI absorbing, magnetic, dielectric, and/or structural performance, etc.). Also disclosed are exemplary embodiments of systems and methods for making such patterned materials and films. In exemplary embodiments, a thermal management and/or electromagnetic interference (EMI) mitigation material comprises a filled dielectric including a pattern of one or more structures protruding outwardly along at least one side of the filled dielectric.

Description

PATTERNED MATERIALS AND FILMS
AND SYSTEMS AND METHODS FOR MAKING THE SAME
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application claims priority to and the benefit of U.S. Provisional Patent Application No. 62/720,840 filed August 21, 2018. The entire disclosure of the above application is incorporated herein by reference.
FIELD
[0002] The present disclosure relates to patterned materials and films ( e.g ., multilayer films, homogeneous films, single layer films, etc.), which may have controlled and/or tailored performance, e.g., thermal management, electromagnetic interference (EMI) mitigation, electrical conductivity, thermal conductivity, EMI absorbing, magnetic, dielectric, and/or structural performance, etc. The present disclosure also relates to systems and methods for making such films and patterned materials.
BACKGROUND
[0003] This section provides background information related to the present disclosure which is not necessarily prior art.
[0004] Electrical components, such as semiconductors, integrated circuit packages, transistors, etc., typically have pre-designed temperatures at which the electrical components optimally operate. Ideally, the pre-designed temperatures approximate the temperature of the surrounding air. But the operation of electrical components generates heat. If the heat is not removed, the electrical components may then operate at temperatures significantly higher than their normal or desirable operating temperature. Such excessive temperatures may adversely affect the operating characteristics of the electrical components and the operation of the associated device.
[0005] To avoid or at least reduce the adverse operating characteristics from the heat generation, the heat should be removed, for example, by conducting the heat from the operating electrical component to a heat sink. The heat sink may then be cooled by conventional convection and/or radiation techniques. During conduction, the heat may pass from the operating electrical component to the heat sink either by direct surface contact between the electrical component and heat sink and/or by contact of the electrical component and heat sink surfaces through an intermediate medium or thermal interface material (TIM). The thermal interface material may be used to fill the gap between thermal transfer surfaces, in order to increase thermal transfer efficiency as compared to having the gap filled with air, which is a relatively poor thermal conductor.
[0006] In addition, a common problem in the operation of electronic devices is the generation of electromagnetic radiation within the electronic circuitry of the equipment. Such radiation may result in electromagnetic interference (EMI) or radio frequency interference (RFI), which can interfere with the operation of other electronic devices within a certain proximity. Without adequate shielding, E I/RFI interference may cause degradation or complete loss of important signals, thereby rendering the electronic equipment inefficient or inoperable.
[0007] A common solution to ameliorate the effects of EMI/RFI is through the use of shields capable of absorbing and/or reflecting and/or redirecting EMI energy. These shields are typically employed to localize EMERFI within its source, and to insulate other devices proximal to the E I/RFI source.
[0008] The term“EMI” as used herein should be considered to generally include and refer to EMI emissions and RFI emissions, and the term“electromagnetic” should be considered to generally include and refer to electromagnetic and radio frequency from external sources and internal sources. Accordingly, the term shielding (as used herein) broadly includes and refers to mitigating (or limiting) EMI and/or RFI, such as by absorbing, reflecting, blocking, and/or redirecting the energy or some combination thereof so that it no longer interferes, for example, for government compliance and/or for internal functionality of the electronic component system.
DRAWINGS
[0009] The drawings described herein are for illustrative purposes only of selected embodiments and not all possible implementations, and is not intended to limit the scope of the present disclosure.
[0010] FIG. 1 illustrates an exemplary pyramidal pattern for a material according to an exemplary embodiment.
[0011] FIG. 2 illustrates an exemplary process relating to fabrication of patterns in filled dielectric systems according to exemplary embodiments.
[0012] FIG. 3 illustrates a multilayer film structure including block copolymer films with through-thickness domains according to an exemplary embodiment. [0013] FIG. 4 illustrates a multilayer film structure according to an exemplary embodiment in which filler density per layer increases in a direction from the top layer to the bottom layer.
[0014] FIG. 5 illustrates a filled dielectric having pyramidal structures according to an exemplary embodiment in which the pyramidal structures include air-filled microballoons, microspheres, or microbubbles therein.
[0015] FIG. 6 illustrates an exemplary embodiment including pyramidal structures, a planarization layer, and a multilayer frequency selective surface (FSS) structure.
[0016] FIG. 7 illustrates pyramidal structures along a portion of a board level shield (BLS) according to an exemplary embodiment.
[0017] FIG. 8 illustrates pyramidal structures along a portion of a BLS according to an exemplary embodiment in which one or more pyramidal structures have a different size (e.g., randomized or non-randomized height different, etc.) than one or more other pyramidal structures.
[0018] FIG. 9 illustrates pyramidal structures along a portion of a BLS according to an exemplary embodiment in which the pyramidal structures include air-filled microballoons, microspheres, or microbubbles therein, e.g., for decreasing dielectric constant of the pyramidal structures.
[0019] FIG. 10 illustrates pyramidal structures along a portion of a BLS according to an exemplary embodiment in which at least one or more of the pyramidal structures is multilayered and the filler density per layer increases in a direction from the top layer to the bottom layer.
[0020] FIG. 11 illustrates a BLS and pyramidal structures along inner or interior surfaces of the BLS top and sidewalls according to an exemplary embodiment in which the pyramidal structures protrude inwardly from the BLS top and sidewalls in a direction generally towards a component on a substrate, e.g.., an integrated circuit (IC) on a printed circuit board (PCB), etc.
[0021] FIG. 12 illustrates a BLS and pyramidal structures along outer or exterior surfaces of the BLS top and sidewalls according to an exemplary embodiment in which the pyramidal structures protrude outwardly from the BLS top and sidewalls in a direction generally away from the PCB component.
[0022] FIG. 13 illustrates a BLS and pyramidal structures along the BLS top and sidewalls according to an exemplary embodiment in which pyramidal structures are along both the outer and inner (or exterior and interior) surfaces of the BLS top and sidewalls that protrude outwardly and inwardly, respectively, in opposite directions generally towards and generally away from the PCB component. [0023] FIG. 14 illustrates both non-pyramidal structures and pyramidal structures along a portion of a BLS according to an exemplary embodiment.
[0024] FIG. 15 illustrates non-pyramidal structures along a portion of a BLS according to an exemplary embodiment.
[0025] FIG. 16 illustrates an outer device case comprising a multilayer film and/or metamaterial configured to provide one or more of an electrical conductor, a wave guide, an EMI absorber, a thermal interface material (TIM), and a dielectric according to an exemplary embodiment.
[0026] FIG. 17 illustrates an interposer comprising a multilayer film and/or metamaterial configured to provide one or more of an electrical conductor, a wave guide, an EMI absorber, a thermal interface material (TIM), and a dielectric between two PCBs according to an exemplary embodiment.
[0027] FIG. 18 illustrates integrated circuit (IC) packaging comprising a multilayer film and/or metamaterial configured to provide one or more of an electrical conductor/interconnect, a wave guide, an EMI absorber, a thermal interface material (TIM), and a dielectric according to an exemplary embodiment.
[0028] FIG. 19 illustrates a multilayered frequency selective surface (FSS) structure including patterns of electrically-conductive, EMI absorbing, and/or metamaterial elements according to an exemplary embodiment.
[0029] FIG. 20 illustrates a metamaterial TIM configured to be operable for providing a thermally-conductive heat path and for directing millimeter-wave signals generally towards reflectors according to an exemplary embodiment.
[0030] FIGS. 21a and 21b illustrate an example flexible material including filled dielectric pyramidal structures that may be made by the process shown in FIG. 2 according to an exemplary embodiment.
[0031] FIG. 22 is a perspective view of a board level shield (BLS) according to an exemplary embodiment in which one sidewall of the BLS is made of EMI absorbing material or absorber.
[0032] FIG. 23 is a line graph showing simulated reduction in total radiated power in decibels (dB) versus frequency in gigahertz (GHz) for the board level shield in FIG. 22, where the location of the absorber differs in two cases with shift in frequency of maximum total radiated power reduction.
[0033] Corresponding reference numerals may indicate corresponding (though not necessarily identical) parts throughout the several views of the drawings. DETAILED DESCRIPTION
[0034] Example embodiments will now be described more fully with reference to the accompanying drawings.
[0035] Disclosed herein are exemplary embodiments of films ( e.g ., multilayer block copolymer films, homogeneous block copolymer films, single layer block copolymer films etc.) and patterned materials (e.g., roll to roll pattemable polymer, etc.), which may have controlled and/or tailored performance (e.g., thermal management, electromagnetic interference (EMI) mitigation, electrical conductivity, thermal conductivity, EMI absorbing, magnetic, dielectric, and/or structural performance, etc.). Also disclosed are exemplary embodiments of systems and methods for making such multilayer films, patterned materials, and single layer/homogeneous films. Exemplary embodiments are also disclosed of thermal management and/or EMI mitigation materials, board level shields, and devices. For example, an electronic device (e.g., smartphone, smartwatch, 5G antenna in package (AIP), etc.) may include one or more of a multilayer film, patterned material, single layer/homogeneous film, board level shield, and/or thermal management and/or EMI mitigation material as disclosed herein. Exemplary embodiments are also disclosed herein of computer-implemented methods, systems, and non-transitory computer-readable storage media for providing (e.g., determining, developing, recommending, creating, etc.) thermal management, EMI mitigation, and/or structural solutions for electronic devices and/or device components.
[0036] In exemplary embodiments, a material includes a pattern of stmctures (e.g., pattern of pyramidal stmctures, hierarchical pattern, pattern of non-pyramidal structures, pattern of bell-shaped structures, combinations thereof, etc.). The material may comprise filled dielectric, such as polydimethylsiloxane (a) filled with carbon black, a filled block copolymer system, a filled elastomeric system (e.g., cured elastomers, thermoplastic elastomers (TPEs), Santoprene thermoplastic vulcanizate, etc.), a filled thermoplastic system (e.g., polyamide, acrylonitrile butadiene styrene (ABS), polypropylene (PP), polyethylene (PE), etc.), etc. The structural pattern may comprise a pattern of pyramidal stmctures (e.g., rectangular pyramids, pyramidal fmstums with rectangular bases, pyramidal stmctures shown in FIG. 1, etc.), non-pyramidal stmctures, or a combination of pyramidal stmctures and non-pyramidal stmctures.
[0037] With reference now to the figures, FIG. 1 illustrates an exemplary pyramidal pattern 100 for a material (e.g., film, layer, etc.) according to an exemplary embodiment. The example dimensions in centimeters (cm) are provided for purpose of illustration only. Other exemplary embodiments may include a different pattern than what is show in FIG. 1, such as a pattern of non- pyramidal structures, structures having different dimensions, structures in a different pattern or layout, a combination of pyramidal structures and non-pyramidal structure, etc.
[0038] FIG. 2 illustrates an exemplary process 200 relating to fabrication of patterns (e.g., pyramidal pattern shown in FIG. 1, non-pyramidal pattern, combination thereof, etc.) in filled dielectric systems (e.g., polydimethylsiloxane (PDMS) filled with carbon black, filled block copolymer systems, filled elastomeric systems, filled thermoplastic systems, etc.) according to exemplary embodiments. Generally, this exemplary process includes a computer design to model the part, 3D printing or additive manufacturing to create the modeled part, finishing the 3D printed part for final properties (e.g., gloss, etc.), using the 3D printed part to create a mold, and using the mold (e.g., via casting, injection molding, etc.) to create a material including a pattern in a filled dielectric system.
[0039] As shown in FIG. 2, a first step 201 includes computer modeling of the 3D part, such as by using computer-aided design (CAD), etc. A second step 202 includes 3D printing or additive manufacturing (e.g., fused deposition molding (FDM), stereolithography (SLA), laser direct structuring (LDS), etc.) of the modeled part based on information from the computer design of the modeled part. The 3D printed part (e.g., 3D printed thermoplastic positive master, etc.) may then undergo post processing, e.g., removing excess material, post-curing, applying surface layer for matte or glossy finish, etc.
[0040] A third step 203 includes replicating a mold (e.g., elastomer, etc.) using the 3D printed part. For example, the 3D printed part may be used to replicate patterns into a negative mold in various ways. For example, the 3D printed part may be used to replicate patterns into a negative mold made of polydimethylsiloxane (PDMS) via fused deposition molding, stereolithography, etc. The negative mold may be surface treated, e.g., with a release layer (e.g., self-assembled monolayer, other barrier or release layer, etc.) for easier release, ultraviolet (UV) glassification, vapor phase silanization, etc.
[0041] As another example, frontal photo polymerization and polymerizable photoresists may be used to create a negative PDMS mold, e.g., from rigid thiol-ene patterns, etc. As a further example, CNC (computer numerical control) milling may be used to create a metal (e.g., aluminum, etc.) negative mold. Another example includes a frontal photopolymerization approach using thiol-ene as an optical adhesive cured on a PDMS mold under a UV lamp while on a conveyor belt (e.g., configured to make several passes under the UV lamp during the curing, etc.) of a continuous process. An additional example includes replicating patterns into thermosets to provide a mold from which parts (e.g., thermoset, thermoplastic, elastomer, etc.) can be further replicated.
[0042] A fourth step 204 includes creating parts made of PDMS and carbon black using the negative mold. For example, this fourth step may be performed after fabrication of the inverse PDMS mold (negative patterns) from the 3D printed master (positive pattern). In this fourth step, the negative mold is used as a starting point to fabricate a pattern (e.g., pyramidal pattern, other geometric patterns, etc.) in a filled dielectric, e.g., PDMS filled with carbon black, etc. A mixture of PDMS and carbon black (or other filled dielectric system) may be applied (e.g., poured, etc.) onto the negative mold and then undergo degassing and oven curing before the PDMS/carbon black part is removed from (e.g., peeled off, etc.) the negative mold.
[0043] A fifth step 205 may include testing the molded PDMS and carbon black parts. For example, the height and width of the patterns fabricated on the molded parts may be analyzed. Or, for example, the molded parts may undergo reflectivity testing. As another example, the negative PDMS mold may undergo durability testing to determine how many molded parts (e.g., at least 20 filled elastomer parts, etc.) may be created with a single mold before the height and pattern fidelity starts to degrade following the casting of multiple parts from the single mold.
[0044] In alternative exemplary embodiments, other processes may alternatively or additionally be used to make materials having patterns in filled dielectric systems. Example processes include roll to roll processes, such as a roll to roll patternable polymer process for continuous pattern replication, a roll to roll process including multiple nozzles for dispensing materials simultaneously onto a film or layer, etc. Other example processes include extrusion, curtain coating, 3D printing or additive manufacturing (e.g., fused deposition molding, stereolithography, laser direct structuring with molding, etc.), frontal photo polymerization with photomask and/or with soft master, CNC (computer numerical control) milling, injection or compression molding (e.g., using thermoset molds, etc.), soft molding (e.g., using pre-molded (crosslinked) PDMS molds, etc.), UV systems with conveyor belts thermoplastic replication, thermoset master, thiol-ene with a soft master, inkjetting (e.g., inkjetting dielectrics onto metal for insulation, etc.), screenprinting, spraying, laser welding of discrete layers (e.g., at varying depths into different layers, etc.), laser patterning onto polyimide film to allow plating (e.g., plating for FSS elements, etc.), casting, injection molding, rolling/forming processes, integrated parts containing pyramid surfaces in design, etc. [0045] In an exemplary embodiment, a 3D printed mold insert may be used along with a compression or injection molding process. Pattern fabrication may be performed in a vacuum oven. For example, a 3D printed master may be placed on a metal sheet. A flat composite sheet ( e.g ., polycaprolactone filled with carbon black, etc.) made by compression molding may then be placed onto the 3D printed master and surrounded by a bracket. Weight (e.g., metal block etc.) may be placed on top of the composite sheet. The pattern is created in the composite sheet from the negative pattern of the 3D printed master using the gravity of the weight atop the composite sheet. The materials are heated in an oven and then removed from the oven. The materials are allowed to cool before the composite is separated from the 3D printed master.
[0046] In an exemplary embodiment, a roll to roll process may be used to make materials having patterns in filled dielectric systems. This process may include roll to roll self-aligning self- patterning block copolymer having sufficient particle loading for good or satisfactory performance. A patterned PDMS belt may be used to pattern along with heating plates, which may be a tunnel oven, etc. The patterned PDMS belt may include multiple negatively patterned (e.g., silicone, etc.) parts having their ends bonded or joined together with PDMS. The PDMS may be cured along the joints between the ends of the negatively patterned parts. The patterned PDMS belt is wrapped around rollers. The rollers may be spaced apart by a sufficient distance to avoid sagging of the patterned PDMS belt.
[0047] During the roll to roll process, a carrier (e.g., aluminum carrier with a release layer, etc.) for an uncured mixture of PDMS and carbon black (or other filled dielectric system) is moved across the heating plate. The patterned PDMS belt contacts the uncured mixture of PDMS and carbon black. After a sufficient amount of contact time with the patterned PDMS belt that allows mold filling to be completed, the process may begin for curing the uncured mixture of PDMS and carbon black. The cured PDMS and carbon black part may then be removed from (e.g., peeled off, etc.) the patterned PDMS belt and the carrier.
[0048] In an exemplary embodiment, a stepwise deposition process may be used to provide patterns (e.g., pyramidal pattern shown in FIG. 1, non-pyramidal pattern, combination thereof, etc.) along a material. In this exemplary embodiment, the process may include the stepwise deposition of materials (e.g., thermally-conductive, electrically-conductive, EMI absorbing, magnetic, and/or dielectric materials, etc.) onto a functional carrier film. The functional carrier film may comprise a filled dielectric system, such as polydimethylsiloxane (PDMS) filled with carbon black, a filled block copolymer system, a filled elastomeric system (e.g., cured elastomers, thermoplastic elastomers (TPEs), Santoprene thermoplastic vulcanizate, etc.), a filled thermoplastic system ( e.g ., polyamide, acrylonitrile butadiene styrene (ABS), polypropylene (PP), polyethylene (PE), etc.), etc. The functional carrier film may comprise Kapton polyimide film, Mylar polyester film, a thermoplastic film usable with stereolithography (SLA) printing, etc.
[0049] In exemplary embodiments, materials may be deposited or otherwise applied onto the functional carrier film by spraying, printing, additive manufacturing, etc. For example, materials may be applied to a functional carrier film by laser jet printing a first layer of material (e.g., electrically- conductive and/or thermally-conductive ink, etc. ) onto the functional carrier film. A second layer of the same or different material may be laser jet printed on top of the first layer. This may be performed as part of a roll to roll process along which a laser jet printer has been added.
[0050] In exemplary embodiments, a film or layer may be provided with materials thereon have different thicknesses or heights to accommodate for variances in the height of shorter and taller PCB components. For example, an additive manufacturing process may be used to apply a thermally- conductive material of different thicknesses along a bottom layer of a multilayer film structure such that the thicker and thinner thermally-conductive material portions will be disposed over and compressively contact the top surfaces of shorter and taller PCB components, respectively, when the multilayer film structure is installed over the PCB components. As another example, additive manufacturing may be used to apply thermally-conductive material along the top surfaces of shorter PCB components to thereby increase an overall height of the shorter components plus the thermally-conductive material.
[0051] In exemplary embodiments, a bottom film or layer of a multilayer film structure may be configured to allow the multilayer film structure to be removably detachable from and reattachable to a PCB, e.g., via tack, adhesive, mechanical attachment, etc. For example, the multilayer film structure may be attached to, removed from (e.g., for accessing the PCB components, etc.), and reattached to the PCB without damaging (e.g., without cutting, without deformation from stretching, etc.) the multilayer film structure.
[0052] The above described processes may be used to provide a wide variety of patterns of different structural shapes (e.g., rectangular pyramids, pyramidal structures, non-pyramidal structures, combinations thereof, etc.), including the exemplary patterns of structures shown in FIGS. 5 through 15. A pattern of structures may also be provided by other suitable processes. For example, a pattern of structures may comprise a multilayer film, a single-layer film, or a homogeneous layer/film with through-thickness domains tailored for a specific performance as disclosed herein. Or, for example, a pattern of structures may comprise metamaterial.
[0053] In exemplary embodiments, a multilayer film (broadly, a multilayer structure) includes multiple block copolymer films or layers having through-thickness domains. By way of example, the block copolymer may comprise polystyrene-polyethylene block copolymer ( e.g ., polystyrene-block-poly(ethylene oxide) (PS-b-PEO), etc.), polystyrene-acrylate block copolymer (e.g., polystyrene and poly(methyl methacrylate) (PS-PMMA), etc. ) styrene-diene block copolymer (e.g., styrene-butadiene (SB) diblock copolymer, styrene-isoprene diblock copolymer, styrene-butadiene- styrene (SBS) triblock copolymer, styrene-isoprene- styrene (SIS) triblock copolymer, styrene-butadiene (SB) star block copolymer, etc.), hydrogenated styrene-diene block copolymer (e.g., hydrogenated SBS styrene-(ethylene-butylene)-styrene, etc.), segmented block copolymer (e.g., segmented polyester- polyether, segmented polyamide-polyether, etc.), polyolefinic block copolymer, ethylene oxide/propylene oxide block copolymer, organo silicone copolymer system (e.g., siloxane/polysulfone copolymer, siloxane/polyurethane, siloxane/polyurea copolymer, siloxane/polyamide copolymer, siloxane/polyimide copolymer, siloxane/polyamide/polyimide copolymer, siloxane/polyester copolymer, siloxane/polycarbonate copolymer, siloxane/polystyrene copolymer, siloxane/epoxide resin networks, etc.), hard block copolymer, other block copolymers, and/or combinations thereof. In an exemplary embodiment, the block copolymer films or layers comprise polystyrene-block-poly(ethylene oxide) (PS- b-PEO) and/or polystyrene and poly(methyl methacrylate) (PS-PMMA) although other block copolymers may be used in other exemplary embodiments.
[0054] A specific filler(s) may be added to a domain preferentially, thereby enhancing a characteristic of that domain of the block copolymer film. In exemplary embodiments disclosed herein, one or more fillers are added to domains of multiple block copolymer films to thereby tailor the domains of the multiple block copolymer films for specific performance(s), (e.g., thermal management, electromagnetic interference (EMI) mitigation, electrical conductivity, thermal conductivity, EMI absorbing, magnetic, dielectric, and/or structural performance, etc.).
[0055] The multiple block copolymer films having the tailored domains may be assembled (e.g., laminated, stacked, etc.) into a multilayer structure (e.g., a laminate structure, etc.). The multilayer structure may be manufactured by a roll to roll process, spin casting, extrusion, curtain coating, 3D printing, additive manufacturing (e.g., fused deposition molding (FDM), stereolithography (SLA), laser direct structuring (LDS), etc.), molding, etc. [0056] In exemplary embodiments, vertical orientation control and preferential segregation/dispersion of fillers (e.g., functional nanoparticles, nickel cobalt, boron nitride, coated filler particles, etc.) may be used to tailor through-thickness domains of individual films or layers to have specific electrical, thermal, magnetic, dielectric, and/or structural performance. By controlling the domain size, shape, and structure within the multiple films or layers, the domains may be configured to create a pattern (e.g., a macropattem or hierarchical pattern based on patterns in the individual layers, etc.) or a gradient (e.g., an impedance gradient built across domains of the multilayer block copolymer films/layers by filler loading, etc.), etc.
[0057] The domains may be configured such that the multiple layers have different functions. The domains within one layer may be configured (e.g., for controlled performance, etc.) different than or the same as the domains of one or more other layers.
[0058] The multiple films or layers may be configured differently from one another. For example, the films or layers may have different thicknesses, may include different fillers (e.g., different materials, sizes, and/or shapes, etc.), may be made from different base or matrix materials, may have differently configured domains (e.g., tailored to have different functions, different sizes, different locations, etc.), etc.
[0059] For example, a multilayer film structure may comprise a plurality of films or layers, at least one or more of which comprises a different base or matrix material and/or different type of filler than at least one or more of the other films or layers. In this example, the multilayer film structure may comprise a first film or layer comprising a first base or matrix material and a first type of filler (e.g., thermally-conductive filler, etc.). The multilayer film structure may further comprise a second film or layer comprising a second base or matrix material different than the first base or matrix material, and a second type of filler (e.g., electrically-conductive and/or EMI absorbing filler, etc.) different than the first type of filler.
[0060] Alternative exemplary embodiments may include polymer films/layers that are homogeneous or single-layer structures and/or that are not segregated block copolymers. For example, a homogeneous or single-layer film structure may include tailored through-thickness domains spaced apart from each other within the homogenous or single-layer film structure to have specific electrical, thermal, magnetic, dielectric, and/or structural performance. Vertical orientation control and preferential segregation/dispersion of fillers (e.g., functional nanoparticles, nickel cobalt, boron nitride, coated filler particles, etc.) may be used to space apart and tailor the through-thickness domains within the homogeneous or single-layer film structure. By controlling the domain size, shape, and structure within the homogeneous or single-layer film structure, the domains may be configured to create a pattern (e.g., a macropattem or hierarchical pattern based on patterns in the individual layer, etc.) or a gradient (e.g., an impedance gradient built across domains of the individual layer by filler loading, etc.), etc. The domains may be configured such that the different spaced apart portions of the homogeneous or single layer film structure have different functions. The domains within first and second spaced apart portion of the homogeneous or single-layer film structure may be configured (e.g. , for controlled performance, etc.) differently or the same as each other.
[0061] FIG. 3 illustrates a multilayer film structure 300 according to an exemplary embodiment embodying one or more aspects of the present disclosure. As shown, the multilayer film structure 300 includes four films or layers 302, 304, 306, 308 and through-thickness domains 310, 312, 314, 316, respectively, in each of the four layers. In alternative embodiments, the multilayer film structure may be configured differently, e.g., with more or less than four layers, more or less through thickness domains, etc.
[0062] The domains within the individual layers may be tailored to have specific characteristics, properties, functions, and/or performance, e.g., electrical, thermal, magnetic, dielectric, and/or structural, etc. By way of example, domains 310 in the first or top layer 302 may be configured for thermal performance. The domains 312, 314 in the respective second and third layers 304, 306 may be configured for EMI mitigation, e.g., electrically-conductive, EMI absorbing, magnetic, etc. The domains 316 in the fourth or bottom layer 308 may be configured for dielectric performance.
[0063] The domains in the individual layers may create a pattern tailored or unique to that individual layer. The patterns of the individual layers may cooperate to define or create a macro-pattern (e.g., through the thickness of, etc.) in the multilayer film stmcture. For example, domains of one layer may be vertically aligned and/or at least partially overlapping with domains of another layer such that the vertically aligned and/or at least partially overlapping domains within the layers cooperate to define a pathway (e.g., electrically-conductive and/or thermally-conductive pathway, via, column, etc.) vertically through the thickness of the layers.
[0064] In an exemplary embodiment, domains of the different layers may include vertically aligned thermally-conductive and/or electrically-conductive fillers that create a vertical through thickness conductive pathway through the different layers. For example, a thermal pathway may be created that has a relatively high thermal conductivity, which may be sufficiently high enough to provide good performance even if the multilayer film structure has a relatively high contact resistance. Depending on the contact resistance of the multilayer film structure, a relatively thin, soft and conformable thermally-conductive layer may be added for reduced contact resistance and better thermal performance.
[0065] Block copolymer may be used as the base or matrix material 320 for one or more of the four films 302, 304, 306, 308 shown in FIG. 3. For example, polystyrene-block-poly(ethylene oxide) (PS-b-PEO) may be used as the base or matrix material 320 for only one, two, three, or all films of the multilayer film structure 300. Or, for example, polystyrene and poly(methyl methacrylate) (PS-PMMA) may be used as the base or matrix material 320 for only one, two, three, or all films of the multilayer film structure 300. A different polymer may instead be selected that allows for larger domain sizes than the domain sizes achievable with polystyrene-block-poly(ethylene oxide) (PS-b-PEO) and/or polystyrene and poly(methyl methacrylate) (PS-PMMA). In other embodiments, different base or matrix materials may be used for one or more of the films, such as polystyrene-polyethylene block copolymer, another polystyrene-acrylate block copolymer, styrene-diene block copolymer (e.g., styrene-butadiene (SB) diblock copolymer, styrene-isoprene diblock copolymer, styrene-butadiene-styrene (SBS) triblock copolymer, styrene-isoprene-styrene (SIS) triblock copolymer, styrene-butadiene (SB) star block copolymer, etc.), hydrogenated styrene-diene block copolymer (e.g., hydrogenated SBS styrene- (ethylene-butylene)-styrene, etc.), segmented block copolymer (e.g., segmented polyester-polyether, segmented polyamide-polyether, etc.), polyolefinic block copolymer, ethylene oxide/propylene oxide block copolymer, organo silicone copolymer system (e.g., siloxane/polysulfone copolymer, siloxane/polyurethane, siloxane/polyurea copolymer, siloxane/polyamide copolymer, siloxane/polyimide copolymer, siloxane/polyamide/polyimide copolymer, siloxane/polyester copolymer, siloxane/polycarbonate copolymer, siloxane/polystyrene copolymer, siloxane/epoxide resin networks, etc.), hard block copolymer, other block copolymers, and/or combinations thereof.
[0066] A wide variety of fillers may be incorporated into the base or matrix material 320 of a film to tailor, modify, and/or functionally tune property(ies) of the resulting film. The fillers may include functional nanoparticles, electrically-conductive fillers, thermally-conductive fillers, EMI or microwave absorbing fillers, magnetic fillers, dielectric fillers, coated fillers, combinations thereof, etc. The fillers may be added and mixed into a bulk material including the base or matrix material to thereby provide a mixture of the filler and base or matrix material. Example fillers include carbon black, boron nitride, nickel cobalt, air-filled microballoons, air-filled microbubbles, air-filled microspheres, carbonyl iron, iron silicide, iron particles, iron-chrome compounds, silver, an alloy containing 85% iron, 9.5% silicon and 5.5% aluminum, an alloy containing about 20% iron and 80% nickel, ferrites, magnetic alloys, magnetic powders, magnetic flakes, magnetic particles, nickel-based alloys and powders, chrome alloys, aluminum oxide, copper, zinc oxide, alumina, aluminum, graphite, ceramics, silicon carbide, manganese zinc, fiberglass, combinations thereof, etc. The fillers may comprise one or more of granules, spheroids, microspheres, ellipsoids, irregular spheroids, strands, flakes, powder, and/or a combination of any or all of these shapes. In addition, exemplary embodiments may also include different grades (e.g., different sizes, different purities, different shapes, etc.) of the same (or different) fillers.
[0067] In an exemplary embodiment, the films of a multilayer film structure (e.g., films 302, 304, 306, and/or 308 of the multilayer film structure 300 shown in FIG. 3, etc.) may be made by casting, film extrusion, lamination, etc.
[0068] FIG. 4 illustrates an exemplary embodiment of a multilayer film structure 400 (e.g., a four-layer film structure, etc.) according to an exemplary embodiment embodying one or more aspects of the present disclosure. In this exemplary embodiment, filler density per layer increases in a direction from the top layer 402 to the bottom layer 408. Accordingly, the bottom layer 408 has the highest filler density while the top layer 402 has the lowest filler density. Regarding the two intermediate layers 404, 406 between the top and bottom layers 402, 408 the lower intermediate layer 406 has a higher filler density than the upper intermediate layer 406. The overall thickness or height dimension of the multilayer film structure 400 may be about 1.7 millimeters (mm). But this 1.7 mm dimension is provided for purpose of illustration only as multilayer film structures may be thicker or thinner than 1.7 mm in other embodiments. In addition, the multilayer film structure 400 shown in FIG. 4 includes four layers 402, 404, 406, 408, but other exemplary embodiments may include a multilayer film structure with more or less than four layers.
[0069] In exemplary embodiments, a multilayer film structure may include films with functionality in segregated discrete areas, e.g., for electrical, thermal, absorber, magnetic, dielectric, and/or stmctural, etc. For example, a multilayer film structure may include films configured to have thermal management functionality, EMI shielding functionality, and EMI absorbing functionality in segregated discrete areas of the multilayer film structure.
[0070] A multilayer film structure may have differential loading within the layers or films for different performance, effects, etc. For example, a multilayer film structure may have differential loading from layer to layer, which differential loading may be operable for mitigating EMI (e.g., absorbing high frequency EMI, etc. ) in a way similar to the EMI mitigation provided by the pyramidal or non-pyramidal structures shown in FIGS. 5-15 and 21 and described herein.
[0071] In exemplary embodiments, a multilayer film structure and/or patterned material may be provided with a backing, such as via a metallization process, lamination, tape casting, vacuum deposition, other suitable processes, combinations thereof, etc. The backing may comprise one or more metals ( e.g ., aluminum, copper, etc.), coated metal (e.g., nickel coated aluminum, etc.), clad metal, metallized polymer film/plastic, aluminized Mylar biaxially-oriented polyethylene terephthalate (BoPET), other backing materials, a combination thereof, etc. For example, a backing including metal (e.g., aluminum, copper, etc.) may be provided (e.g., via a metallization process, etc.) along an outer exposed surface of a multilayered film structure, such as the bottom surface of the multilayer film structure 300 and/or 400 respectively shown in FIG. 3 or FIG. 4, etc. Or, for example, a backing including metal (e.g., aluminum, copper, etc.) may be provided (e.g., via a metallization process, etc.) along the bottom surface of a patterned material, such as the bottom surface of the patterned material 500, 600, and/or 2100 respectively shown in FIG. 5, 6, or 21, etc.
[0072] In exemplary embodiments, a multilayer film structure and/or patterned material may have a relatively high contact resistance depending on the materials used. Or, for example, the multilayer film structure and/or patterned material may be provided with one or more thermally- conductive pillars or columns (broadly, portions) having very high thermal conductivity to help compensate for and/or overcome relatively high contact resistance.
[0073] In exemplary embodiments, one or more thermal interface materials, heat spreaders, thermoelectric modules, etc. may be used with a multilayer film structure and/or patterned material. For example, a heat spreader (e.g., a graphite heat spreader, etc.) may be disposed along (e.g., laminated to, sealed between films via laser welding, etc.) the multilayer film structure. Or, for example, a thermoelectric module may be disposed along the multilayer film structure.
[0074] As another example, a thermal interface material(s) may be disposed along a top surface and/or bottom surface of the multilayer film structure. In this latter example, the thermal interface material(s) may help to accommodate for variances in the height of shorter and taller PCB components. For example, thermal interface materials may be located along a bottom surface of a multilayer film structure so that the thermal interface materials will be disposed over and compressively contact the top surfaces of the PCB components when the multilayer film structure is installed over the PCB components. Thermal interface materials may also be located along a top surface of a multilayer film structure so that the thermal interface materials compressively contact a heat spreader ( e.g . , an exterior case or device housing, etc.). Example thermal interface materials include thermal gap fillers, thermal phase change materials, thermally-conductive EMI absorbers or hybrid thermal/EMI absorbers, thermal greases, thermal pastes, thermal putties, dispensable thermal interface materials, thermal pads, etc.
[0075] Exemplary embodiments may include one or more radiating antenna elements defined or created by domains in one or more of layers or films of a multilayer film structure, homogenous film structure, or single-layer film structure. Exemplary embodiments may include a film structure (e.g., a multilayer film structure, a homogenous film structure, a single-layer film structure, etc.) including one or more layers or films configured to (e.g., have domains tailed to, etc.) provide environmental protection (e.g., vapor or oxygen barriers, etc.). Exemplary embodiments may include one or more wave guides defined or created by domains in one or more of layers or films of a multilayer film structure of a multilayer film structure, homogenous film structure, or single-layer film structure. Accordingly, exemplary embodiments may include multilayer film structures having multiple layers or films with domains configured to provide one or more radiating antenna elements, one or more wave guides, EMI mitigation, thermal management, dielectric properties, structure, and/or environmental protection, etc. Exemplary embodiments may also include homogeneous or single-layer film structures having a single or individual layer or film with domains configured to provide one or more radiating antenna elements, one or more wave guides, EMI mitigation, thermal management, dielectric properties, structure, and/or environmental protection, etc.
[0076] FIGS. 5-15 and 21 illustrate exemplary structures (e.g., pyramidal structures, non- pyramidal structures, etc.) configured for EMI mitigation (e.g., absorbing high frequency, etc.) according to exemplary embodiments embodying one or more aspects of the present disclosure. In exemplary embodiments (e.g., FIGS. 7-15, etc.), the structures may be disposed along (e.g., adhered to, etc.) and protrude outwardly from a portion of a board level shield (BLS). For example, the structures may protrude outwardly from an inner surface and/or outer surface of a BLS top, cover, lid, sidewall(s), fence, frame, etc. The BLS may be configured (e.g., made of metal, shaped, sized, etc.) for mitigating (e.g., blocking, reflecting, etc.) low frequency EMI. The structures may be configured (e.g., made of EMI absorbing materials, shaped, sized, etc.) for mitigating (e.g., absorbing, etc.) high frequency EMI.
[0077] FIGS. 5-15 and 21 illustrate exemplary pyramidal structures that are rectangular pyramids. The rectangular bases of adjacent pyramids may contact each other substantially without any gaps or spaced distances between the rectangular bases. This helps avoiding reflectivity that might otherwise occur if there were gaps between the rectangular bases of the pyramidal structures. Other exemplary embodiments may include non-pyramidal structures that taper or decrease ( e.g ., curve generally smoothly, etc.) in width from the top (e.g., from a point, etc.) towards the base. For example, FIGS. 14 and 15 illustrate exemplary embodiments including non-pyramidal structures 1400, 1500, respectively. Alternative exemplary embodiments may include structures having non-rectangular bases, e.g., hexagonal bases, triangular bases, etc. Accordingly, the present disclosure should not be limited to only rectangular pyramidal structures as other exemplary embodiments may include structures having different three-dimensional geometric shapes.
[0078] In exemplary embodiments, the sides of the structures may not be perfectly smooth or define a perfectly straight line from top to bottom. For example, the sides may appear to have a stepped configuration when viewed at high magnification. But the sides of the pyramidal or non-pyramidal structures may preferably be relatively smooth (e.g., without any significantly sized steps, etc.) to reduce or avoid reflection of EMI incident on the structures. In addition, the structures may be configured to have a varying slope or taper (e.g., at least two or more slopes, etc.) along the sides. For example, a pyramidal structure may have a relatively gradual taper from the base towards a middle portion, a quicker taper from the middle portion towards the top, and then less taper therefrom to the top of the structure.
[0079] The structures shown in FIGS. 5-15 and 21 may be made by the process shown in FIG. 2 and described above. The structures shown in FIGS. 5-15 and 21 may comprise a filled dielectric, such as polydimethylsiloxane (PDMS) filled with carbon black, a filled block copolymer system, a filled elastomeric system, a filled thermoplastic system, etc. Alternatively, the structures shown in FIGS. 5-15 and 21 may be made of other materials and/or by other suitable processes (e.g., a stepwise deposition of material onto a functional carrier film, etc.). The structures may comprise one or more first structures along a first layer, and one or more second structures along a second layer. The first and second structures may be configured differently, e.g., different shapes, different heights, made of different materials, etc.
[0080] In exemplary embodiments, the configuration (e.g., height, shape, location, etc.) of the structures may be non-randomized or randomized (e.g., via a computerized randomization process, etc.). Randomizing height of the structures along a BLS interior may help to reduce or avoid cavity resonance underneath the BLS. Exemplary embodiments may include rectangular pyramidal structures having the same size base but one or more of the rectangular pyramidal structures may have a different height than one or more other rectangular pyramidal stmctures. For example, taller pyramids may be located along the edges or outer perimeter, while shorter pyramids may be located in a middle or interior portion spaced inwardly from the edges or outer perimeter.
[0081] Stmctures having different heights may be used to accommodate for variances in the height of shorter and taller PCB components. For example, taller and shorter stmctures may be located along an inner surface of a BLS cover or lid so that the taller and shorter stmctures are disposed generally over shorter and taller PCB components, respectively, when the BLS is installed over the PCB components. The different heights of the stmctures may also help to avoid or reduce cavity resonance underneath the BLS.
[0082] FIG. 5 illustrates filled dielectric 538 including pyramidal stmctures 540 according to an exemplary embodiment 500 embodying one or more aspects of the present disclosure. As shown, the pyramidal stmctures 540 include air- filled particles 542 (e.g., air-filled microballoons, air- filled microbubbles, air-filled microspheres, etc.) within the filled dielectric 538. The air- filled particles 542 add air to the pyramidal stmctures 540, which decreases (e.g., controllably decreases, etc.) the dielectric constant. With the air-filled particles 542 therein, the dielectric constant of the pyramidal stmctures 540 may approximate the dielectric constant of foam and/or approach foam dielectric properties.
[0083] Additionally or alternatively to being loaded or filled with air-filled particles 542, pyramidal and/or non-pyramidal structures may be covered or coated with polymer including air-filled particles (e.g., air-filled microballoons, air- filled microbubbles, air-filled microspheres, hollow glass spheres, microspheres, etc.) in other exemplary embodiments. For example, an exemplary embodiment may include pyramidal stmctures coated or covered with micro-balloon filled polymer, e.g., for environmental resistance, etc. In this example, the micro-balloon filled polymer may cover the pyramidal stmctures and define a planarization layer for filling in the spaces between the pyramidal stmctures. The inverse pyramidal stmctures of the planarization micro-balloon filled polymer layer may interleave or interlace with the pyramidal stmctures such that the combined pyramidal structures and planarization micro-balloon filled polymer layer have a generally flat sheet-like configuration. The planarization micro-balloon filled polymer layer may be operable to inhibit or prevent dirt and/or other debris from filling the spaces, pores, openings, gaps, etc. between the pyramidal stmctures. By way of example, the micro-balloon filled polymer may comprise a low dielectric loss, low dielectric constant (e.g., less than 10, between 1 and 2, less than 1, etc.) material, such as Laird’s LoK low dielectric loss, low dielectric constant material including thermosetting plastic or silicone rubber and hollow glass spheres, etc. Alternatively, other materials (e.g., including materials that are not low dielectric loss, low dielectric constant materials and/or that do not include hollow glass spheres, etc.) may be used for defining a planarization layer and/or for covering or coating pyramidal and/or non-pyramidal structures to inhibit or prevent dirt and/or other debris from filling the spaces, pores, openings, gaps, etc. between the pyramidal and/or non-pyramidal structures in other exemplary embodiments. Accordingly, aspects of the present disclosure include methods of inhibiting or preventing dirt and/or other debris from filling the spaces, pores, openings, gaps, etc. between the pyramidal and/or non-pyramidal structures disclosed herein.
[0084] FIG. 6 illustrates an EMI absorber 644 including pyramidal structures 640, a planarization layer 646, and a multilayer frequency selective surface (FSS) structure 648 according to an exemplary embodiment 600 embodying one or more aspects of the present disclosure. As shown, the EMI absorber 644 and pyramidal structures 640 may comprise polydimethylsiloxane (PDMS) filled with carbon black, a filled block copolymer system, a filled elastomeric system (e.g., cured elastomers, thermoplastic elastomers (TPEs), Santoprene thermoplastic vulcanizate, etc.), a filled thermoplastic system (e.g., polyamide, acrylonitrile butadiene styrene (ABS), polypropylene (PP), polyethylene (PE), etc.), etc.
[0085] As shown in FIG. 6, the planarization layer 646 includes or defines inverse downwardly protruding pyramidal structures 650 for filling in the spaces between the upwardly protruding pyramidal structures 640 of the EMI absorber 644. The inverse pyramidal structures 650 of the planarization layer 646 may interleave or interlace with the pyramidal structures 640 such that the combination of the EMI absorber 644 and planarization layer 646 has a generally flat sheet-like configuration.
[0086] The planarization layer 646 may comprise a dielectric material (e.g., graded dielectric for impedance matching, a uniform dielectric planarization layer, etc.), a thermally-conductive material, an electrically-conductive material, etc. The planarization layer 646 may help reinforce the pyramidal structures, protect against breakage of the pyramidal structures 640, provide adhesion, provide stiffness or structure for attachment purposes and/or adjusting modulus of elasticity, and/or inhibit or prevent dirt and/or other debris from filling the spaces, pores, openings, gaps, etc. between the pyramidal structures 640. The planarization layer 646 may be provided with different thicknesses to accommodate for variances in the height of shorter and taller components of a PCB, SIP, etc. [0087] In exemplary embodiments in which the planarization layer is electrically conductive, one or more dielectric materials ( e.g ., a thin dielectric layer, etc.) may be provided along exposed outer surface portions of the planarization layer so as to avoid shorting of adjacent device components by the electrically-conductive planarization layer. As another example, dielectric material may be embedded in a thermal interface material (TIM) when the TIM is used {e.g., injection molded, etc.) as the planarization layer. The planarization layers {e.g., 646 shown in FIG. 6, etc.) described herein may also be used in other exemplary embodiments that include EMI absorbing structures {e.g., FIGS. 5, 7-15, and 21, etc.).
[0088] The multilayered frequency selective surface (FSS) structure 648 shown in FIG. 6 includes multiple {e.g., three, etc.) layers of FSS elements 652. Alternative embodiments may include an FSS structure having more or less than three layers, e.g., a single layer, two layers, four layers, etc. For example, FIG. 19 illustrates an exemplary embodiment 1900 of a multilayered FSS structure 1948 including four layers 1902, 1904, 1906, 1908 of FSS elements 1952. Or, for example, exemplary embodiments may include a single layer of FSS elements, multiple coplanar rings in a single plane, an electrically-conductive metamaterial in a pattern on a dielectric along an underside of a BLS and/or along a ground plane, etc. Accordingly, the present disclosure should not be limited to only three or four layered FSS structures.
[0089] As shown in FIGS. 6 and 19, the layers of the multilayered frequency selective surface (FSS) structures 648, 1948, respectively, include patterns of FSS elements 652, 1952. The FSS elements may comprise electrically-conductive material, EMI absorbing material, and/or metamaterial.
[0090] In the illustrated embodiments of FIGS. 6 and 19, the FSS elements 652, 1952 comprise annular elements {e.g., circular rings, generally round annular elements, etc.) having open areas or openings. By way of example, the open areas or openings may include perforations or holes die cut in the layers for airflow before or after the FSS elements are provided {e.g., laser patterned onto layers, etc.). Or, for example, the open areas or openings may be formed by etching or washing cured/uncured polymer away from the FSS elements. As another example, the FSS layers may be made using a mold configured to create the open areas or openings.
[0091] As shown in FIG. 6, the multiple layers of the multilayered FSS structure 648 may be in a stacked arrangement {e.g., a laminate structure, etc.) such that the FSS elements 652 of each layer overlap and vertically align with the FSS elements 652 in the other layers. The openings or open areas of each layer are thus vertically aligned with the openings or open areas of the other layers. Accordingly, the FSS elements 652 may be used for mitigating EMI without completely blocking the flow of air and/or liquid through the multilayered FSS structure, as air and/or liquid may flow within the vertically aligned openings or open areas. Alternative embodiments may include a multilayered FSS structure {e.g., 1948 shown in FIG. 19, etc.) configured such that all FSS elements do not overlap and do not vertically align with other FSS elements and/or include FSS elements configured without the openings or open areas.
[0092] In exemplary embodiments, the films or layers of a multilayered FSS structure (e.g., 648 (FIG. 6), 1948 (FIG. 19), etc.) may comprise block copolymer, polydimethylsiloxane (PDMS), thermoplastic films prepared by process(es) disclosed herein, etc.
[0093] A multilayered FSS structure (e.g., 648 (FIG. 6), 1948 (FIG. 19), etc.) may include multiple films or layers with FSS elements provided by a process disclosed herein. By way of example, an FSS structure may include FSS elements comprising copper and films or layers comprising Mylar biaxially-oriented polyethylene terephthalate (BoPET). In this example, copper patterns of FSS elements may be etched onto the Mylar BoPET films or layers using FR4/PCB manufacturing processes. As another example, FSS elements may be provided along the films or layers by 3D printing or additive manufacturing (e.g., fused deposition molding, stereolithography, laser direct structuring with molding, etc.). Or, for example, FSS elements may comprise electrically-conductive ink (e.g., ink including silver and/or copper, etc.) that is ink jet printed (e.g., via a microjet ink jet printer, etc.) along the films or layers. As yet another example, impregnated plastic films may include portions that become electrically conductive after being struck by laser, which electrically-conductive portions define electrically- conductive FSS elements. As a further example, films or layers of a multilayered FSS structure may be impregnated with, have embedded therein, and/or printed with one or more materials to generate areas of electrical conductivity defining the pattern of FSS surfaces (e.g., rings, etc.). Other processes may also be used to provide a film or layer with FSS elements.
[0094] The films having the electrically-conductive FSS elements may be assembled (e.g., stacked, laminated, etc.) together to form the multilayer FSS structure. The FSS elements may be backed by absorber(s) to reduce the absorber frequency.
[0095] In exemplary embodiments, an FSS structure (e.g., 648 (FIG. 6), 1948 (FIG. 19), etc.) may be operable for energy blockage across one or more specific frequency(ies) or frequency range(s) while also allowing passage of one or more different specific frequency(ies) or frequency range(s). In which case, the FSS structure may be used as a single band or multiband bandpass waveguide and/or EMI mitigation structure.
[0096] In exemplary embodiments, one or more FSS elements may have a shape and/or size different than one or more other FSS elements. For example, another exemplary embodiment may include a FSS structure having FSS ring elements of varying thickness and/or varying radii.
[0097] In exemplary embodiments, the layers of a multilayered FSS structure may be any shape (e.g., rectangular, circular, triangular, etc.) and/or size, e.g., to work at multiple frequencies and/or work over a broader bandwidth, etc. In operation, an FSS structure may reflect, absorb, block, and/or redirect signals at near glancing incidence (90 degrees off normal) to stop energy.
[0098] FIG. 7 illustrates pyramidal structures 740 along a portion (e.g., the top, cover, lid, sidewalls, fence, frame, etc.) of a board level shield (BLS) 754 according to an exemplary embodiment 700 embodying one or more aspects of the present disclosure. In the example shown in FIG. 7, the pyramidal structures 740 are rectangular pyramids with rectangular bases. The pyramidal structures 740 may be disposed along and protrude/extend outwardly from outer surfaces (s) and/or inwardly from inner surface(s) of a top and/or sidewall(s) of the BLS (e.g., FIGS. 11, 12, and 13, etc.), etc. The pyramidal structures 740 may be configured for mitigating (e.g., absorbing, etc.) high frequency EMI. The BLS 754 may be configured (e.g., made of metal, etc.) for mitigating (e.g., blocking, etc.) low frequency EMI.
[0099] FIG. 8 illustrates pyramidal structures 840 along a portion (e.g., the top, cover, lid, sidewalls, fence, frame, etc.) of a board level shield (BLS) 854 according to an exemplary embodiment 800 embodying one or more aspects of the present disclosure. In the example shown in FIG. 8, the pyramidal structures 840 are rectangular pyramids with rectangular bases. The pyramidal structures 840 are not all the same size in this example. For example, the two inner pyramidal structures are shown with different heights, which heights are both less than the heights of the two outer pyramidal structures. The pyramidal structures 840 may be configured for mitigating (e.g., absorbing, etc.) high frequency EMI. The BLS 854 may be configured (e.g., made of metal, etc.) for mitigating (e.g., blocking, etc.) low frequency EMI.
[0100] FIG. 9 illustrates pyramidal structures 940 along a portion (e.g., the top, cover, lid, sidewalls, fence, frame, etc.) of a board level shield (BLS) 954 according to an exemplary embodiment 900 embodying one or more aspects of the present disclosure. In the example shown in FIG. 9, the pyramidal structures include air-filled microballoons, microspheres, microbubbles, 942 etc. therein. The air added by the microballoons, microspheres, or microbubbles 942 decreases the dielectric constant of the pyramidal structures 940. The pyramidal structures 940 are rectangular pyramids with rectangular bases. The pyramidal structures 940 may be configured for mitigating (e.g., absorbing, etc.) high frequency EMI. The BLS 954 may be configured (e.g., made of metal, etc.) for mitigating (e.g., blocking, etc.) low frequency EMI.
[0101] FIG. 10 illustrates pyramidal structures 1040 along a portion (e.g., the top, cover, lid, sidewalls, fence, frame, etc.) of a board level shield (BLS) 1054 according to an exemplary embodiment 1000 embodying one or more aspects of the present disclosure. In the example shown in FIG. 10, at least one or more of the pyramidal structures 1040 is multilayered. As shown in FIG. 10, the filler density per layer of the multilayered pyramidal structure 1040 increases in a direction from the top layer to the bottom layer. Accordingly, the bottom layer has the highest filler density while the top layer has the lowest filler density. Regarding the two intermediate layers between the top and bottom layers, the lower intermediate layer has a higher filler density than the upper intermediate layer. The pyramidal structures 1040 may be configured for mitigating (e.g., absorbing, etc.) high frequency EMI. The BLS 1054 may be configured (e.g., made of metal, etc.) for mitigating (e.g., blocking, etc.) low frequency EMI.
[0102] By way of example only, the multilayered pyramidal structure may have an overall height of about 2 mm or less and about 100 micron thick layers. But these dimensions are provided for purpose of illustration only as the multilayer pyramidal structure may have a different overall height and/or layers with a different thickness. In addition, the multilayered pyramidal structure 100 shown in FIG. 10 includes four layers, but other exemplary embodiments may include a multilayered pyramidal structure with more or less than four layers. Varying gradients of filler material may be used for multilayered film absorber structures (e.g., multilayered pyramidal structure 1040, etc.). Multilayered film absorber structures (e.g., multilayered pyramidal structure 1040, etc.) may have sufficient flexibility to be wrapped about at least a portion of a shield, device, etc.
[0103] FIGS. 11, 12, and 13 illustrates pyramidal structures 1140, 1240, 1340, respectively, along the top and sidewalls of a board level shield (BLS) 1154, 1254, 1354 according to exemplary embodiments 1100, 1200, 1300 embodying one or more aspects of the present disclosure. The BLS is installed generally over an integrated circuit (IC) (broadly, a component or heat source) on a PCB (broadly, a substrate). The pyramidal structures may be configured for mitigating (e.g., absorbing, etc.) high frequency EMI. The BLS may be configured (e.g., made of metal, etc.) for mitigating (e.g., blocking, etc.) low frequency EMI. [0104] In the exemplary embodiment 1100 illustrated in FIG. 11, pyramidal structures 1140 are shown protruding inwardly from the inner surfaces of the BLS top 1156 and BLS sidewalls 1158 in a direction generally towards the integrated circuit 1160 on the PCB 1162.
[0105] In the exemplary embodiment 1200 illustrated in FIG. 12, pyramidal structures 1240 are shown protruding outwardly from the outer surfaces of the BLS top 1256 and BLS sidewalls 1258 in a direction generally away from the integrated circuit 1260 on the PCB 1262.
[0106] In the exemplary embodiment 1300 illustrated in FIG. 13, pyramidal structures 1340 are shown along both the inner and outer surfaces of the BLS top 1356 and BLS sidewalls 1358, such that pyramidal structures 1340 protrude inwardly and outwardly in opposite directions relative to the BLS 1354 and integrated circuit 1360 on the PCB 1362
[0107] FIG. 14 illustrates a pyramidal structure 1440 and non-pyramidal structures 1464 along a portion ( e.g ., the top, cover, lid, sidewalls, fence, frame, etc.) of a board level shield (BLS) 1454 according to an exemplary embodiment 1400 embodying one or more aspects of the present disclosure. The pyramidal and non-pyramidal structures 1440, 1464 may be configured for mitigating (e.g., absorbing, etc.) high frequency EMI. The BLS 1454 may be configured (e.g., made of metal, etc.) for mitigating (e.g., blocking, etc.) low frequency EMI. As shown in FIG. 14, the non-pyramidal structures 1464 have varying slopes or tapers along their sides.
[0108] FIG. 15 illustrates structures 1564 along a portion (e.g., the top, cover, lid, sidewalls, fence, frame, etc.) of a board level shield (BLS) 1554 according to an exemplary embodiment 1500 embodying one or more aspects of the present disclosure. The structures 1564 may be configured for mitigating (e.g., absorbing, etc.) high frequency EMI. The BLS 1554 may be configured (e.g., made of metal, etc.) for mitigating (e.g., blocking, etc.) low frequency EMI.
[0109] As shown in FIG. 15, each overall structure 1564 is generally upright and extends generally perpendicular to the portion of the BLS 1554. Each structure 1564 includes pyramids 1566 along both sides, which pyramids 1566 extend generally outwardly from the structure 1564 in a direction generally parallel with the BLS portion 1554. By having the pyramids 1566 along both sides of the structures 1564, the double sided structures 1564 shown in FIG. 15 may have improved deflection and reduced contact resistance.
[0110] In exemplary embodiments, EMI absorbing protruding structures (e.g., FIGS. 5-15 and 21, etc.) may be disposed along (e.g., adhered to, etc.) one or more exposed and/or flat surfaces. In such embodiments, an inert nonfunctional material (e.g., a protective coating, etc.) may be applied over ( e.g ., coated onto, etc.) the EMI absorbing protruding structures. The inert nonfunctional material may be configured to protect the EMI absorbing protruding structures from deformation (and loss of performance) and/or allow the EMI absorbing protruding structures to be pressed onto a surface, without interfering with {e.g., without appreciably degrading, etc.) functionality or performance of the EMI absorbing protruding structures.
[0111] An exemplary embodiment includes a method of adhering EMI absorbing protruding structures to a surface. In this exemplary embodiment, the method may include applying a protective coating over the three-dimensional shapes of the EMI absorbing protruding structures. The method may further include applying a compressive force against the protective coating to ensure high bonding strength (or PSA adhesion) to a surface. The protective coating may be removable and/or inert {e.g., dielectric, non-absorptive, etc.).
[0112] Also disclosed herein are exemplary embodiments of device components that include {e.g., integrally include, are made out of, etc.) multilayer film structures, patterned materials, metamaterials, and/or functional films. In exemplary embodiments, a multilayer film structure, patterned material, metamaterial, and/or functional film may be incorporated within and/or be used as a device component, such as an exterior case, a back cover, a mid-plate, a screenplate, an inner plate, an exterior skin of a device, an interposer, IC packaging, etc. In such embodiments, the device component may retain its original functionality but also have an additional functionality {e.g., EMI mitigation, thermal management, dielectric, magnetic, and/or structural, etc.) provided by the multilayer film structure, patterned material, metamaterial, and/or functional film. By way of example, a multilayer film structure, patterned material, metamaterial, and/or functional film may be incorporated within and/or may be used as the case or the exterior skin of a device, such as a smartphone, gaming system console, smartwatch, 5G antenna in package (AIP), etc.
[0113] In exemplary embodiments, a multilayer film structure, patterned material, metamaterial, and/or functional film may be used for transferring heat from one or more hotter portions or areas of a device {e.g., PCB components, etc.) to one or more cooler portions or areas {e.g., other PCB components, unused portion of the PCB, etc.). By considering a device as a whole for thermal management purposes instead of treating each individual component separately and transferring heat on a single component-by-component basis, exemplary embodiments may allow for more uniform device temperature and improved device thermal properties even though individual ones of the components may be heated by transferring heat from other components. Accordingly, exemplary embodiments may include using other parts of an electronic device as heat sinks such that heat is transferred from one component(s) to another component(s) or unused portion of the PCB. For example, an inner plate of an electronic device may comprise a multilayer film structure, patterned material, metamaterial, and/or functional film that is used to provide thermal management. The multilayer film stmcture, patterned material, metamaterial, and/or functional film of the inner plate may draw waste heat from one or more areas and transfer/spread the waste heat to one or more other areas, which may heat and increase the temperature of these one or more other areas of the electronic device. This, in turn, may make the device temperature more uniform and allow heat to be dissipated more uniformly.
[0114] FIG. 16 illustrates an outer device case 1668 comprising a multilayer film stmcture ( e.g ., a four layer film structure, etc.) and/or metamaterial 1670 according to an exemplary embodiment 1600 embodying one or more aspects of the present disclosure. In the exemplary embodiment 1600 shown in FIG. 16, the outer device case 1668 includes four layers 1602, 1604, 1606, 1608 that may be configured to provide one or more of an electrical conductor 1672, a wave guide 1674, an EMI absorber 1676, a thermal interface material (TIM) 1678, and a dielectric 1680.
[0115] The waveguide 1674 provided by the multilayer film structure and/or metamaterial 1670 may be operable for guiding waves from a PCB component 1681 on a PCB 1662. The thermal interface material 1678 provided by the multilayer film structure and/or metamaterial 1670 may be operable for establishing a thermally-conductive heat path from a PCB component 1682 to an exterior of the outer device case 1668.
[0116] The multilayer film structure and/or metamaterial 1670 may be configured to allow desired signals to pass therethrough (e.g., bandpass, etc.) while rejecting and preventing passage of other undesired signals (e.g., bandstop, etc.) at the enclosure or outer device level. The multilayer film structure and/or metamaterial 1670 may be used for mitigating EMI via directional signal steering in the outer device case 1668.
[0117] The outer device case 16668 may also or alternatively include an FSS structure (e.g., 648 (FIG. 6), 1948 (FIG. 19), etc.) within or along a portion of the outer device case 1668. For example, electrically-conductive metamaterial in a pattern may be disposed along an inner surface of the outer device case 1668.
[0118] Accordingly, exemplary embodiments disclosed herein may include an outer device case 1668 that is multifunctional in that the outer device case 1668 retains its original functionality as an outer device case 1668. But the outer device case 1668 also includes additional functionality, such as the functionality associated with the wave guide 1674 and thermal interface material 1678 provided by the multilayer film structure and/or metamaterial 1670. In the illustrated embodiment shown in FIG. 16, the outer device case 1668 includes four layers 1602, 1604, 1606, 1608, but other exemplary embodiments may include an outer device case with more or less than four layers.
[0119] FIG. 17 illustrates an interposer 1768 comprising a multilayer film structure ( e.g ., a four-layer film structure, etc.) and/or metamaterial 1770 according to an exemplary embodiment 1700 embodying one or more aspects of the present disclosure. In the exemplary embodiment 1700 shown in FIG. 17, the multilayer film stmcture and/or metamaterial interposer 1770 is positioned or sandwiched between two PCBs 1762 and 1763.
[0120] The multilayer film structure and/or metamaterial interposer 1770 may be configured to provide one or more of an electrical conductor 1772, a wave guide 1774, an EMI absorber 1776, a thermal interface material (TIM) 1778, and a dielectric 1780 interposed between the two lower and upper PCBs 1762, 1763. The multilayer film structure and/or metamaterial interposer 1770 may be a selectively functional structure, e.g., to connect the two PCBs in a sandwich, making electrical interconnections, providing EMI shielding, and/or providing thermally-conductive pathways, etc. The multilayer film structure and/or metamaterial interposer 1770 may include a portion with a relatively high dielectric constant, such that the two PCBs 1762, 1763 are capacitively coupled via the interposer portion having the high dielectric constant.
[0121] In an exemplary embodiment, an interposer is provided for connecting two PCBs or SIPs with components via molding (e.g., injection molding, etc.) of functional block copolymer with electrical connection traces between the SIPs. In the exemplary embodiment shown in FIG. 17, the interposer 1768 includes four layers 1702, 1704, 1706, 1708, but other exemplary embodiments may include an interposer with more or less than four layers.
[0122] The interposer 1768 may be configured to allow interconnection as needed between PCBs 1762, 1763 while also having loaded EMI properties. The interposer 1762, 1763 may be positionable between two PCBs 1762, 1763 each including at least one component 1781, 1782, 1783, 1784 thereon. The interposer 1768 may comprises block copolymer of at least two polymers and one or more fillers as disclosed herein. The interposer 1768 may include at least one electrical trace passing through the interposer 1768 to provide at least one electrical connection between at least one component on one circuit board with at least one component on the other circuit board. For example, the interposer 1768 shown in FIG. 17 may provide an electrical connection between the PCB component 1781, 1782 on the lower PCB 1762 with the corresponding PCB component 1783, 1784 on the upper PCB 1763.
[0123] Exemplary embodiments may include patterning of functionality in a multilayered film structure to match a layout of components on two or more PCBs. When the PCBs are sandwiched together, the patterned multilayer film structure may provide electrical interconnections and other functionality between components on the PCBs. In exemplary embodiments, pattemized films may be created for providing electrical interconnections for SIPs (system in package). In exemplary embodiments, a multilayered film stmcture comprising block copolymer films may be used as a substrate material for a PCB.
[0124] FIG. 18 illustrates integrated circuit (IC) packaging 1868 comprising a multilayer film structure and/or metamaterial 1870 according to an exemplary embodiment 1800 embodying one or more aspects of the present disclosure. As shown in FIG. 18, the multilayer film structure and/or metamaterial 1870 may be configured to provide one or more of an electrical conductor/interconnect 1872, a wave guide 1874, an EMI absorber 1876, a thermal interface material (TIM) 1878, and a dielectric 1880.
[0125] The multilayer film structure and/or metamaterial 1870 may be configured to steer energy or electromagnetic radiation, etc. The multilayer film structure and/or metamaterial IC packaging may be a selectively functional stmcture, e.g., part EMI shield, part TIM, part EMI absorber, part wave guide, and/or part electrical connector, etc. The multilayer film structure and/or metamaterial 1870 may be configured to provide a 3D structure including interconnects that are waveguide or coaxial structures and/or vertical and multilevel, etc. In the illustrated embodiment shown in FIG. 18, the IC packaging 1868 includes four layers 1802, 1804, 1806, 1808, but other exemplary embodiments may include IC packaging with more or less than four layers.
[0126] FIG. 20 illustrates a metamaterial TIM positioned 2085 within a device (e.g., smartphone, etc.) according to an exemplary embodiment 2000 embodying one or more aspects of the present disclosure. As shown in FIG. 20, the metamaterial TIM 2085 is positioned between (e.g., compressively sandwiched between, etc.) an outer device case/heat spreader 2086 and a PCB 2062 including an array 2087 of antenna elements 2088. In this exemplary embodiment, the metamaterial TIM 2085 is configured to be operable for providing a thermally-conductive heat path generally between the PCB 2062 and the outer device case/heat spreader 2086. As represented by the arrows, the metamaterial TIM 2085 is also configured to be operable for directing or steering signals (e.g., millimeter-wave signals, etc.) from the antenna elements 2088 towards the reflectors 2089. The reflectors 2089 may then reflect the signals upwards thereby avoiding issues of high dielectric constant impact on antenna performance.
[0127] Metamaterial patterning ( e.g ., FSS, etc.) may be used in a device case or housing for directing signals for reducing EMI and for eliminating or reducing side lobes. By way of example, a metamaterial FSS may be used inside a radome, which may allow for a reduction in radome thickness, e.g. , from about 3 millimeters to ½ millimeter, etc.
[0128] FIGS. 2la and 2lb illustrate an example flexible material 2100 including filled dielectric pyramidal structures that may be made by the process shown in FIG. 2 according to an exemplary embodiment embodying one or more aspects of the present disclosure. The filled dielectric may comprise polydimethylsiloxane (PDMS) filled with carbon black, a filled block copolymer system, a filled elastomeric system, a filled thermoplastic system, etc. The pyramidal structures may comprise rectangular pyramids configured to be operable for EMI mitigation as disclosed herein.
[0129] As demonstrated by FIG. 2lb, the material 2100 having the filled dielectric pyramidal structures may be sufficiently flexible and conformal to be wrapped around a component, device, etc. Accordingly, the flexible material 2100 may comprise a functional (e.g. , EMI mitigation, etc.) wrap, which may be wrapped around at least a portion (e.g., wrapped around both sides, etc.) of a PCB.
[0130] Conventional board level shields operate to contain EMI energy by creating an electrically-conductive metal Faraday Cage around a device component(s). The metal shield often serves to also contain thermal energy thereunder, which thermal energy must be released causing EMI reduction and thermal transfer to operate at cross purposes. Traditional board level shields have a rectangular construction of electrically-conductive metal with five sides. The sixth side of the Faraday shield is provided by the ground plane of the PCB .
[0131] In exemplary embodiments disclosed herein, one (or more) metal sidewalls of a BLS is replaced by absorber material. By way of example, the absorber material may comprise one or more multilayer film structures and/or patterned materials disclosed herein, such as multilayer film structure comprising block copolymer films with domains (e.g., FIGS. 3 and 4, etc.), an FSS structure including FSS elements (e.g., FIGS. 6 and 19, etc.), a material having pyramidal and/or non-pyramidal structures (e.g., FIGS. 1, 2, 5-15, and 21, etc.), etc.
[0132] By controlling the absorber thickness and placement, a high impedance wall may be created that will block or prevent electromagnetic energy from passing through the absorber. This may, in general, be frequency specific. The absorber material may comprise a thermally-conductive absorber material to facilitate thermal transfer in a hybrid EMI/thermal device.
[0133] In exemplary embodiments, one or more BLS sidewalls may be made of absorber material configured for directing or steering different frequencies in different directions, such that some frequencies may be attenuated while the remaining frequencies may not be attenuated.
[0134] FIG. 22 illustrates a board level shield (BLS) 2254 according to an exemplary embodiment 2200 embodying one or more aspects of the present disclosure. The BLS 2254 includes a top 2256 and four sidewalls. The BLS top 2256 and three sidewalls 2258 are made of electrically- conductive metal (e.g., sheet metal, etc.). The fourth sidewall 2259 is made of an absorber material 2290 instead of the electrically-conductive metal used for the BLS top 2256 and three other sidewalls 2258.
[0135] The fourth sidewall 2259 may be made of a thermally-conductive absorber material 2290, such that the fourth sidewall is thermally conductive. In which case, the fourth sidewall 2259 may be operable for absorbing EMI while also allowing thermal heat transfer. The sidewalls 2258 and 2259 may be configured (e.g., include mounting feet, etc.) for installation (e.g., soldering, etc.) to a PCT 2262 or other substrate.
[0136] FIG. 23 is a line graph showing simulated reduction in total radiated power in decibels (dB) versus frequency in gigahertz (GHz) for the board level shield in FIG. 22, where the location of the absorber differs in two cases with shift in frequency of maximum total radiated power reduction.
[0137] Exemplary embodiments may include laser curing dopant catalyst (e.g., specks, etc.) within a film to cause the dopant to crystallize and thereby provide enhanced performance, e.g., thermal management, electromagnetic interference (EMI) mitigation, electrical conductivity, thermal conductivity, EMI absorbing, magnetic, dielectric, and/or stmctural performance, etc. Other exemplary embodiments may include tape casting by ink jet printing material into openings (e.g., perforations, cutouts, holes, etc.) in films to provide electrical interconnections and/or thermal pathways.
[0138] Exemplary embodiments are also disclosed herein of computer-implemented methods, systems, and non-transitory computer-readable storage media for providing (e.g., determining, developing, recommending, creating, etc.) thermal management, EMI mitigation, and/or structural solutions for electronic devices and/or device components. The disclosed systems, methods, and non- transitory computer-readable storage media may be used to develop a solution tailored or customized for a pre-existing PCB (e.g., after the PCB has been designed and built, etc.), which solution solves thermal management, EMI mitigation, and/or structural issues that may be specific or unique to the PCB and its PCB component layout.
[0139] By way of example, thermal management, EMI mitigation, and/or structural issues may be determined by simulating operation of an electronic device including a PCB. Or, for example, thermal management, EMI mitigation, and/or structural issues may be determined by PCB component visual recognition, by using a camera, analyzing a CAD file that includes the PCB layout, using a robot vision system, accessing a database of thermal management, EMI mitigation, and/or structural issues for PCBs, etc.
[0140] The solutions may include one or more of the multilayer structured films and/or patterned materials disclosed herein. For example, the solutions may include a multilayer film structure comprising block copolymer films with domains (e.g., FIGS. 3 and 4, etc.), a film patterned by additive manufacturing (e.g., FIG. 19, etc.), a material having pyramidal and/or non-pyramidal structures (e.g., FIGS. 1, 2, 5-15, and 21, etc.), a multilayer film and/or metamaterial outer device case (e.g., FIG. 16, etc.), a multilayer film and/or metamaterial interposer (e.g., FIG. 17, etc.), a multilayer film and/or metamaterial IC packaging (e.g., FIG. 18, etc.), etc. Additionally, or alternatively, the solutions may include one or more board level shields and/or thermal management and/or EMI mitigation materials as disclosed herein. The solutions may also include other possibilities, such as other thermal management and/or EMI mitigation materials stored in and retrievable from a database accessible to the system. The solutions may include features to deal with or account for varying heights of components.
[0141] An exemplary embodiment includes a system for providing (e.g., determining, developing, recommending, creating, etc.) a thermal management, electromagnetic interference (EMI) mitigation, and/or structural solution for an electronic device. In this exemplary embodiment, the system includes at least one processor configured to determine if an electronic device will have a thermal issue, EMI issue, and/or structural issue and then develop a thermal management, EMI mitigation, and/or structural solution if it is determined that the electronic device will otherwise have the thermal issue, the EMI issue, and/or the structural issue.
[0142] To determine if the electronic device will have a thermal issue, EMI issue, and/or structural issue, the system may simulate operation of the electronic device based, at least in part, on a model for the electronic device including a printed circuit board (PCB) layout. The system may be configured to perform a simulation for the model of the electronic device including the PCB layout to determine if the PCB will cause a thermal issue, an EMI issue, and/or a structural issue for the electronic device. The system may then develop a thermal management, EMI mitigation, and/or structural solution if it is determined that the PCB will otherwise cause the thermal issue, the EMI issue, and/or the structural issue for the electronic device.
[0143] The system may be further configured to perform a simulation for a model of a second electronic device including a second PCB layout different than the PCB layout of the first electronic device to determine if the second PCB will cause a thermal issue, an EMI issue, and/or a structural issue for the second electronic device. The system may then develop a thermal management, EMI, and/or structural solution if it is determined that the second PCB will otherwise cause the thermal issue, the EMI issue, and/or the structural issue for the electronic device.
[0144] Additionally, or alternatively, the system may be configured to use other processes for determining if an electronic device will have a thermal issue, EMI issue, and/or structural issue. For example, the system may be configured to use PCB component visual recognition, a camera, a CAD file that includes the PCB layout, a robot vision system, and/or a database (e.g., a database of thermal management, EMI mitigation, and/or structural issues for PCBs, etc.) to determine if the electronic device will have a thermal issue, EMI issue, and/or structural issue.
[0145] Another exemplary embodiment includes a computer-implement method for providing (e.g., determining, developing, recommending, creating, etc.) a thermal management, electromagnetic interference (EMI) mitigation, and/or structural solution for an electronic device. In this exemplary embodiment, the computer-implemented method may include determining, by using one or more computing devices, if an electronic device will have a thermal issue, EMI issue, and/or structural issue and then developing, by using one or more computer devices, a thermal management, EMI mitigation, and/or structural solution if it is determined that the electronic device will otherwise have the thermal issue, the EMI issue, and/or the stmctural issue.
[0146] The computer-implemented method may include modelling, by using one or more computing devices, the electronic device, and then, by using one or more computing devices, simulating operation or performing a simulation for the model of the electronic device to determine if the electronic device will have a thermal issue, an EMI issue, and/or a structural issue.
[0147] The computer-implemented method may include modelling, by using one or more computing devices, a printed circuit board (PCB) layout of the electronic device, and performing, by using one or more computing devices, a simulation for the model of the electronic device including the PCB layout to determine if the PCB will cause a thermal issue, an EMI issue, and/or a structural issue for the electronic device. The computer-implemented method may then include developing, by using one or more computing devices, a thermal management, electromagnetic interference (EMI) mitigation, and/or structural solution if it is determined that the PCB will otherwise cause the thermal issue, the EMI issue, and/or the structural issue for the electronic device.
[0148] Additionally, or alternatively, the computer-implemented method may include one or more other processes for determining if an electronic device will have a thermal issue, EMI issue, and/or structural issue. For example, the computer-implemented method may include one or more of using PCB component visual recognition, a camera, a CAD file that includes a PCB layout, a robot vision system, and/or a database ( e.g ., a database of thermal management, EMI mitigation, and/or structural issues for PCBs, etc.) to determine if the electronic device will have a thermal issue, EMI issue, and/or structural issue.
[0149] In another exemplary embodiment, a non-transitory computer-readable storage media includes computer-executable instructions for developing a thermal management, electromagnetic interference (EMI) mitigation, and/or structural solution for an electronic device. When executed by at least one processor, the computer-executable instructions cause the at least one processor to determine if the electronic device will have a thermal issue, an EMI issue, and/or a structural issue; and then develop a thermal management, EMI mitigation, and/or structural solution if it is determined that the electronic device will otherwise have the thermal issue, the EMI issue, and/or the structural issue.
[0150] The non-transitory computer-readable storage media may comprise computer- executable instructions, which when executed by the at least one processor, cause the at least one processor to perform a simulation or simulate operation for a model of the electronic device to determine if the electronic device will have a thermal issue, an EMI issue, and/or a structural issue; and then develop a thermal management, EMI mitigation, and/or structural solution if it is determined that the electronic device will otherwise have the thermal issue, the EMI issue, and/or the structural issue.
[0151] The model of the electronic device may include a printed circuit board (PCB) layout. The non-transitory computer-readable storage media may comprise computer-executable instructions, which when executed by the at least one processor, cause the at least one processor to: perform the simulation for the model of the electronic device including the PCB layout to determine if the PCB will cause a thermal issue, an EMI issue, and/or a structural issue for the electronic device; and then develop a thermal management, EMI mitigation, and/or structural solution if it is determined that the PCB will otherwise cause the thermal issue, the EMI issue, and/or the structural issue for the electronic device. [0152] Additionally, or alternatively, the non-transitory computer-readable storage media may comprise computer-executable instructions, which when executed by the at least one processor, cause the at least one processor to use one or more other processes for determining if an electronic device will have a thermal issue, EMI issue, and/or structural issue. For example, the non-transitory computer-readable storage media may comprise computer-executable instructions, which when executed by the at least one processor, cause the at least one processor to use PCB component visual recognition, a camera, a CAD file that includes a PCB layout, a robot vision system, and/or a database (e.g., a database of thermal management, EMI mitigation, and/or structural issues for PCBs, etc.) to determine if the electronic device will have a thermal issue, EMI issue, and/or structural issue.
[0153] In exemplary embodiments, a computerized randomization process may be used to randomize or vary configurations (e.g., height, shape, etc.) of EMI absorbing structures, such as the pyramidal or non-pyramidal structures shown in FIGS. 5-15 and 21 and described herein. Exemplary embodiments of the computer- implemented methods, systems, and non-transitory computer-readable storage media disclosed herein may include analyzing heights of components in line with functional needs and designing of multilayered films to address variances in topology, e.g., varying heights of device components, etc.
[0154] In exemplary embodiments, the exemplary computer-implemented methods, systems, and non-transitory computer-readable storage media disclosed herein may be included with or used in conjunction with an automated manufacturing process (e.g., roll to roll multilayer pattemable polymer process, an additive manufacturing process, etc.). In such exemplary embodiments, the automated manufacturing process may be used to manufacture the thermal management, EMI mitigation, and/or structural solution developed by an exemplary computer-implemented method, system, and/or non- transitory computer-readable storage media disclosed herein.
[0155] Exemplary embodiments may include methods of using at least one of a shape (e.g., sheet, other extension or projection, etc.), one or more domains of a multilayer block copolymer film structure, doping and/or patterning for providing EMI mitigation (e.g., EMI shielding, EMI absorption, etc.) and/or thermal management. The shape may comprise a pyramidal structure (e.g., rectangular pyramid, etc. ) and/or a non-pyramidal structure.
[0156] In an exemplary embodiment, a method of making a multilayer thermal management and/or electromagnetic interference (EMI) mitigation materials may include creating block copolymer films with domains by adding one or more fillers or additives to change one or more properties, characteristics, functions, and/or performance of the domains, e.g., thermal management, electromagnetic interference (EMI) mitigation, electrical conductivity, thermal conductivity, EMI absorbing, magnetic, dielectric, and/or structural performance, etc.
[0157] In an exemplary embodiment, a method for manufacturing film may include determining a pattern of functionality, selecting a first polymer with first properties, selecting a second polymer with second properties, selecting a functional material (e.g., predefined, in a predetermined form, etc.) with third properties (e.g., thermally-conductive, electrically-conductive, EMI absorbing, dielectric, structural, etc.), and using the first and second polymers and the functional material to make films via block copolymer process such that the films have the pattern of functionality when assembled together (e.g., stacked and laminated into a multilayer structure, etc.). The pattern of functionality may include height of columns, width of columns, spacing of columns, loadability of filler, and/or density of filler in columns, etc.
[0158] In an exemplary embodiment, a multilayer structure includes a base layer including (e.g. molded with, etc.) structures (e.g., pyramidal structures, non-pyramidal structures, etc.) protruding therefrom along at least a first side of the base layer. A planarization layer is along the first side, which provides a substantially planar surface opposite a second side of base layer.
[0159] The planarization layer may comprise a dielectric material (e.g., graded dielectric for impedance matching, a uniform dielectric planarization layer, etc.), a thermally-conductive material, an electrically-conductive material, etc. At least one film layer may be disposed along (e.g., adhered to, etc.) the planarization layer opposite the base layer.
[0160] The multilayer structure may include frequency selective surface (FSS) elements (e.g., electrically-conductive rings, etc.) disposed generally between the film layer and the planarization layer. For example, the FSS elements may comprise electrically-conductive rings in a pattern. The multilayer structure may include multiple FSS layers or films (e.g., in a stacked arrangement, etc.) including FSS elements, e.g., electrically-conductive rings printed along or embedded within multiple layers or films. The FSS elements of one layer may overlap FSS elements in another layer. The FSS elements may include a base layer comprising EMI absorbing material.
[0161] In exemplary embodiments, areas of heightened or lessened magnetic properties may be created within a multilayered film structure and/or patterned material. For example, regions of magnetic attraction and repulsion may be used when loaded copolymer resin is polymerizing into film during extrusion or calendarization. [0162] In exemplary embodiments in which a thermal interface material may be applied to and/or used along with a multilayer film structure and/or patterned material, a wide range of thermal interface materials may be used. Example thermal interface materials include thermal gap fillers, thermal phase change materials, thermally-conductive EMI absorbers or hybrid thermal/EMI absorbers, thermal greases, thermal pastes, thermal putties, dispensable thermal interface materials, thermal pads, etc.
[0163] In exemplary embodiments that include or involve a board level shield, a wide range of materials may be used for the board level shield (broadly, shield) or portion thereof, such as cold rolled steel, nickel-silver alloys, copper-nickel alloys, stainless steel, tin-plated cold rolled steel, tin plated copper alloys, carbon steel, brass, copper, aluminum, copper-beryllium alloys, phosphor bronze, steel, alloys thereof, a plastic material coated with electrically-conductive material, or any other suitable electrically-conductive and/or magnetic materials. The materials disclosed in this application are provided herein for purposes of illustration only as different materials may be used depending, for example, on the particular application.
[0164] Exemplary embodiments may include a multilayer film structure and/or patterned material including at least a portion {e.g., a through thickness domain of a block copolymer film, etc.) having a high thermal conductivity (e.g., within a range from about 1 W/mK (watts per meter per Kelvin) to about 6 W/mK, etc.) depending on the particular materials used to make the multilayer film and/or patterned material and loading percentage of thermally-conductive filler, if any. These thermal conductivities are only examples as other embodiments may include a multilayer film and/or patterned material including at least one portion with a thermal conductivity higher than 6 W/mK, less than 1 W/mK, or between 1 and 6 W/mk.
[0165] In exemplary embodiments, at least a portion of a multilayer film structure and/or patterned material may be thermally conductive (e.g., a thermally-conductive domain of a block copolymer film, etc.) with a relatively high thermal conductivity. In such embodiments, the thermally- conductive portion of the multilayer film structure and/or patterned material may be used to define or provide part of a thermally-conductive heat path from a heat source to a heat removal/dissipation structure or component. The thermally-conductive portion of the multilayer film structure and/or patterned material may be used, for example, to help conduct thermal energy (e.g., heat, etc.) away from a heat source of an electronic device. The thermally-conductive portion of the multilayer film structure and/or patterned material may be positionable generally between a heat source and a heat removal/dissipation structure or component to establish a thermal joint, interface, pathway, or thermally- conductive heat path along which heat may be transferred (e.g., conducted) from the heat source to the heat removal/dissipation structure or component. During operation, the thermahy-conductive portion of the multilayer film structure and/or patterned material may function to allow transfer (e.g., to conduct heat, etc.) of heat from the heat source along the thermahy-conductive path to the heat removal/dissipation structure or component. In exemplary embodiments in which the multilayer film structure and/or patterned material includes at least a portion for EMI mitigation (e.g., an electrically- conductive and/or EMI absorbing domain of a block copolymer film, etc.), the multilayer film structure and/or patterned material may also be operable for mitigating EMI (e.g., absorbing, blocking, reflecting, etc.) incident upon the EMI mitigation portion of the multilayer film structure and/or patterned material.
[0166] Example embodiments disclosed herein may be used with a wide range of heat sources, electronic devices (e.g., smartphones, etc.), and/or heat removal/dissipation structures or components (e.g., a heat spreader, a heat sink, a heat pipe, a vapor chamber, a device exterior case or housing, etc.). For example, a heat source may comprise one or more heat generating components or devices (e.g., a CPU, die within underfill, semiconductor device, flip chip device, graphics processing unit (GPU), digital signal processor (DSP), multiprocessor system, integrated circuit (IC), multi-core processor, etc.). Generally, a heat source may comprise any component or device that has a higher temperature than the thermahy-conductive portion of the multilayer film structure and/or patterned material or otherwise provides or transfers heat to the thermahy-conductive portion of the multilayer film structure and/or patterned material regardless of whether the heat is generated by the heat source or merely transferred through or via the heat source. Accordingly, aspects of the present disclosure should not be limited to use with any single type of heat source, electronic device, heat removal/dissipation structure, etc.
[0167] Exemplary embodiments of computer-implemented methods, systems, and non- transitory computer-readable storage media disclosed herein may include one or more computing devices, such as one or more servers, workstations, personal computers, laptops, tablets, smartphones, person digital assistants (PDAs), etc. In addition, a computing device may include a single computing device, or it may include multiple computing devices located in close proximity or distributed over a geographic region, so long as the computing devices are specifically configured to function as described herein. Further, different components and/or arrangements of components may be used in a computing device and/or in other computing device embodiments. [0168] Exemplary embodiments may include a processor and a memory coupled to (and in communication with) the processor. The processor may include one or more processing units (e.g., in a multi-core configuration, etc.) such as, and without limitation, a central processing unit (CPU), a microcontroller, a reduced instruction set computer (RISC) processor, an application specific integrated circuit (ASIC), a programmable lsogic device (PLD), a gate array, and/or any other circuit or processor capable of the functions described herein.
[0169] In exemplary embodiments, the memory may be one or more devices that permit data, instructions, etc., to be stored therein and retrieved therefrom. The memory may include one or more computer-readable storage media, such as, without limitation, dynamic random access memory (DRAM), static random access memory (SRAM), read only memory (ROM), erasable programmable read only memory (EPROM), solid state devices, flash drives, CD-ROMs, thumb drives, and/or any other type of volatile or nonvolatile physical or tangible computer-readable media.
[0170] In exemplary embodiments, computer-executable instructions may be stored in the memory for execution by the processor to particularly cause the processor to perform one or more of the functions described herein, such that the memory is a physical, tangible, and non-transitory computer readable storage media. Such instructions often improve the efficiencies and/or performance of the processor that is performing one or more of the various operations herein. It should be appreciated that the memory may include a variety of different memories, each implemented in one or more of the functions or processes described herein.
[0171] In exemplary embodiments, a network interface may be coupled to (and in communication with) the processor and the memory. The network interface may include, without limitation, a wired network adapter, a wireless network adapter, a mobile network adapter, or other device capable of communicating to one or more different networks. In some exemplary embodiments, one or more network interfaces may be incorporated into or with the processor.
[0172] It should be appreciated that the functions described herein, in some embodiments, may be described in computer executable instructions stored on a computer readable media, and executable by one or more processors. The computer readable media is a non-transitory computer readable storage medium. By way of example, and not limitation, such computer-readable media can include RAM, ROM, EEPROM, CD-ROM or other optical disk storage, magnetic disk storage or other magnetic storage devices, or any other medium that can be used to carry or store desired program code in the form of instructions or databases and that can be accessed by a computer. Combinations of the above should also be included within the scope of computer-readable media.
[0173] It should also be appreciated that one or more aspects of the present disclosure transform a general-purpose computing device into a special-purpose computing device when configured to perform the functions, methods, and/or processes described herein.
[0174] Example embodiments are provided so that this disclosure will be thorough, and will fully convey the scope to those who are skilled in the art. Numerous specific details are set forth such as examples of specific components, devices, and methods, to provide a thorough understanding of embodiments of the present disclosure. It will be apparent to those skilled in the art that specific details need not be employed, that example embodiments may be embodied in many different forms, and that neither should be construed to limit the scope of the disclosure. In some example embodiments, well- known processes, well-known device structures, and well-known technologies are not described in detail. In addition, advantages and improvements that may be achieved with one or more exemplary embodiments of the present disclosure are provided for purpose of illustration only and do not limit the scope of the present disclosure, as exemplary embodiments disclosed herein may provide all or none of the above mentioned advantages and improvements and still fall within the scope of the present disclosure.
[0175] Specific dimensions, specific materials, and/or specific shapes disclosed herein are example in nature and do not limit the scope of the present disclosure. The disclosure herein of particular values and particular ranges of values for given parameters are not exclusive of other values and ranges of values that may be useful in one or more of the examples disclosed herein. Moreover, it is envisioned that any two particular values for a specific parameter stated herein may define the endpoints of a range of values that may be suitable for the given parameter (i.e.. the disclosure of a first value and a second value for a given parameter can be interpreted as disclosing that any value between the first and second values could also be employed for the given parameter). For example, if Parameter X is exemplified herein to have value A and also exemplified to have value Z, it is envisioned that parameter X may have a range of values from about A to about Z. Similarly, it is envisioned that disclosure of two or more ranges of values for a parameter (whether such ranges are nested, overlapping or distinct) subsume all possible combination of ranges for the value that might be claimed using endpoints of the disclosed ranges. For example, if parameter X is exemplified herein to have values in the range of 1 - 10, or 2 - 9, or 3 - 8, it is also envisioned that Parameter X may have other ranges of values including 1 - 9, 1 - 8, 1 - 3, 1 - 2, 2 - 10, 2 - 8, 2 - 3, 3 - 10, and 3 - 9.
[0176] The terminology used herein is for the purpose of describing particular example embodiments only and is not intended to be limiting. For example, when permissive phrases, such as “may comprise”,“may include”, and the like, are used herein, at least one embodiment comprises or includes the feature(s). As used herein, the singular forms“a”,“an” and“the” may be intended to include the plural forms as well, unless the context clearly indicates otherwise. The terms“comprises,” “comprising,”“including,” and“having,” are inclusive and therefore specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof. The method steps, processes, and operations described herein are not to be construed as necessarily requiring their performance in the particular order discussed or illustrated, unless specifically identified as an order of performance. It is also to be understood that additional or alternative steps may be employed.
[0177] When an element or layer is referred to as being“on”,“engaged to”,“connected to” or“coupled to” another element or layer, it may be directly on, engaged, connected or coupled to the other element or layer, or intervening elements or layers may be present. In contrast, when an element is referred to as being“directly on,”“directly engaged to”,“directly connected to” or“directly coupled to” another element or layer, there may be no intervening elements or layers present. Other words used to describe the relationship between elements should be interpreted in a like fashion (e.g.,“between” versus“directly between,”“adjacent” versus“directly adjacent,” etc.). As used herein, the term“and/or” includes any and all combinations of one or more of the associated listed items.
[0178] The term “about” when applied to values indicates that the calculation or the measurement allows some slight imprecision in the value (with some approach to exactness in the value; approximately or reasonably close to the value; nearly). If, for some reason, the imprecision provided by “about” is not otherwise understood in the art with this ordinary meaning, then“about” as used herein indicates at least variations that may arise from ordinary methods of measuring or using such parameters. For example, the terms“generally”,“about”, and“substantially” may be used herein to mean within manufacturing tolerances. Or for example, the term“about” as used herein when modifying a quantity of an ingredient or reactant of the invention or employed refers to variation in the numerical quantity that can happen through typical measuring and handling procedures used, for example, when making concentrates or solutions in the real world through inadvertent error in these procedures; through differences in the manufacture, source, or purity of the ingredients employed to make the compositions or carry out the methods; and the like. The term“about” also encompasses amounts that differ due to different equilibrium conditions for a composition resulting from a particular initial mixture. Whether or not modified by the term“about”, equivalents to the quantities are included.
[0179] Although the terms first, second, third, etc. may be used herein to describe various elements, components, regions, layers and/or sections, these elements, components, regions, layers and/or sections should not be limited by these terms. These terms may be only used to distinguish one element, component, region, layer or section from another region, layer or section. Terms such as“first,” “second,” and other numerical terms when used herein do not imply a sequence or order unless clearly indicated by the context. Thus, a first element, component, region, layer or section discussed below could be termed a second element, component, region, layer or section without departing from the teachings of the example embodiments.
[0180] Spatially relative terms, such as “inner,” “outer,” “beneath”, “below”, “lower”, “above”,“upper” and the like, may be used herein for ease of description to describe one element or feature’s relationship to another element(s) or feature(s) as illustrated in the figures. Spatially relative terms may be intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. For example, if the device in the figures is turned over, elements described as“below” or“beneath” other elements or features would then be oriented“above” the other elements or features. Thus, the example term“below” can encompass both an orientation of above and below. The device may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein interpreted accordingly.
[0181] None of the elements recited in claims are intended to be a means-plus-function element within the meaning of 35 U.S.C. § 112(f) unless an element is expressly recited using the phrase “means for,” or in the case of a method claim using the phrases“operation for” or“step for.”
[0182] The foregoing description of the embodiments has been provided for purposes of illustration and description. It is not intended to be exhaustive or to limit the disclosure. Individual elements, intended or stated uses, or features of a particular embodiment are generally not limited to that particular embodiment, but, where applicable, are interchangeable and can be used in a selected embodiment, even if not specifically shown or described. The same may also be varied in many ways. Such variations are not to be regarded as a departure from the disclosure, and all such modifications are intended to be included within the scope of the disclosure.

Claims

CLAIMS What is claimed is:
1. A thermal management and/or electromagnetic interference (EMI) mitigation material comprising a filled dielectric including a pattern of one or more structures protmding outwardly along at least one side of the filled dielectric.
2. The thermal management and/or electromagnetic interference (EMI) mitigation material of claim 1 , wherein the filled dielectric comprises a filled block copolymer system.
3. The thermal management and/or electromagnetic interference (EMI) mitigation material of claim 2, wherein the filled block copolymer system comprises polystyrene-block-poly(ethylene oxide) (PS-b-PEO) and/or polystyrene and poly(methyl methacrylate) (PS-PMMA).
4. The thermal management and/or electromagnetic interference (EMI) mitigation material of claim 1, wherein the pattern of one or more structures comprises an electromagnetic interference (EMI) absorbing material, a metamaterial, and/or microspheres.
5. The thermal management and/or electromagnetic interference (EMI) mitigation material of claim 1, wherein the filled dielectric comprises polydimethylsiloxane (PDMS) filled with carbon black.
6. The thermal management and/or electromagnetic interference (EMI) mitigation material of claim 1, wherein the filled dielectric comprises:
a filled elastomeric system including a cured elastomer and/or a thermoplastic elastomer; or a filled thermoplastic system including one or more of polyamide, acrylonitrile butadiene styrene (ABS), polypropylene (PP), and/or polyethylene (PE).
7. The thermal management and/or electromagnetic interference (EMI) mitigation material of any one of the preceding claims, wherein the pattern of one or more structures comprises a pattern of pyramidal structures, a pattern of non-pyramidal structures, a pattern including a combination of pyramidal structures and non-pyramidal structures, and/or a pattern of structures including at least two structures having different heights that are predetermined or randomized.
8. The thermal management and/or electromagnetic interference (EMI) mitigation material of any one of the preceding claims, wherein:
the filled dielectric comprises at least one block copolymer film; and
the pattern of one or more structures comprise a pattern of rectangular pyramids protruding outwardly along at least one side of the at least one block copolymer film.
9. The thermal management and/or electromagnetic interference (EMI) mitigation material of claim 8, wherein the at least one block copolymer film comprises a plurality of block copolymer films defining a multilayer film structure including the pattern of rectangular pyramids.
10. The thermal management and/or electromagnetic interference (EMI) mitigation material of claim 9, wherein the block copolymer films have different filler densities such that the multilayer film structure has differential filler loading within the block copolymer films and/or a filler density gradient that increases or decreases from a top block copolymer film to a bottom block copolymer film.
11. The thermal management and/or electromagnetic interference (EMI) mitigation material of any one of the preceding claims, further comprising a backing including metal along a side of the filled dielectric opposite the at least one side along which the pattern of one or more structures outwardly protrude.
12. The thermal management and/or electromagnetic interference (EMI) mitigation material of any one of the preceding claims, further comprising a material disposed over the pattern of one or more structures, wherein:
the material comprises a planarization layer having an inverted pattern of the one or more structure and/or defining a planar surface over the pattern of one or more structures; and/or
the material is configured to inhibit the ingress of dirt and other foreign object debris between adjacent structures of the pattern of one or more structures; and/or
the material is configured to provide a graded dielectric for impedance matching; and/or the material includes microspheres for reducing overall dielectric constant, whereby the material comprises a low dielectric loss, low dielectric constant material; and/or
a plurality of frequency selective surface (FSS) elements are disposed along the material.
13. The thermal management and/or electromagnetic interference (EMI) mitigation material of any one of claims 1 to 11, further comprising a low dielectric loss, low dielectric constant material including microspheres that is disposed over the pattern of one or more structures.
14. A board level shield comprising the thermal management and/or electromagnetic interference (EMI) mitigation material of any one of the preceding claims, wherein the pattern of one or more structures protrude outwardly along at least one side of the board level shield, whereby the board level shield is operable for providing EMI shielding for one or more components along a substrate when the one or more components under the board level shield.
15. The board level shield of claim 14, wherein the board level shield includes a frame configured to be installed to the substrate around the one or more components, and a cover releasably attachable to, detachable from, and reattachable to the frame, wherein the thermal management and/or electromagnetic interference (EMI) mitigation material is along at least one side of the frame and/or the cover.
16. A thermal management and/or electromagnetic interference (EMI) mitigation material comprising a multilayer film structure defined by a plurality of layers having different filler densities per layer such that the multilayer film structure has differential filler loading within the layers and/or a filler density gradient that increases or decreases from a top layer to a bottom layer, whereby the different filler densities per layer allow at least one of the layers to have at least one performance characteristic different than at least one other layer relating to one or more of electrical, thermal, absorber, magnetic, dielectric, and/or structural performance.
17. The thermal management and/or electromagnetic interference (EMI) mitigation material of claim 16, wherein:
at least one of the layers comprises a block copolymer system; and/or
the multilayer film structure includes a pattern of one or more structures protruding outwardly along at least one side of the multilayer film structure and having a filler density gradient that increases or decreases from a top layer to a bottom layer.
18. A thermal management and/or electromagnetic interference (EMI) mitigation material comprising a multilayer film structure defined by a plurality of layers including fillers dispersed within the layers to define through-thickness domains and/or segregated discrete areas within the layers that provide functionality within the through-thickness domains and/or segregated discrete areas including one or more of electrical, thermal, absorber, magnetic, dielectric, and/or structural functionality.
19. The thermal management and/or electromagnetic interference (EMI) mitigation material of claim 18, wherein:
the through-thickness domains and/or the segregated discrete areas of a top layer are configured for thermal performance, the through-thickness domains and/or the segregated discrete areas of a bottom layer are configured for dielectric performance, and the through-thickness domains and/or the segregated discrete areas of at least one intermediate layer between the top and bottom layers is configured for EMI mitigation; and/or
the through-thickness domains and/or the segregated discrete areas of the layers are tailored for thermal management functionality, EMI shielding functionality, and EMI absorbing functionality via vertical orientation control and preferential segregation/dispersion of the fillers within the layers.
20. The thermal management and/or electromagnetic interference (EMI) mitigation material of claim 18, wherein the through-thickness domains and/or the segregated discrete areas within the layers define patterns of functionality within the layers that cooperate to define a macro-pattern or a hierarchical pattern in the multilayer film structure and/or that cooperate to define an impedance gradient across the through-thickness domains and/or the segregated discrete areas of the layers by the filler loading.
21. The thermal management and/or electromagnetic interference (EMI) mitigation material of any one of claims 18 to 20, wherein the through-thickness domains and/or the segregated discrete areas of adjacent layers are vertically aligned and/or at least partially overlapping to cooperatively define an electrically-conductive and/or thermally-conductive pathway vertically through the thickness of the layers.
22. The thermal management and/or electromagnetic interference (EMI) mitigation material of any one of claims 18 to 21, wherein the through-thickness domains and/or the segregated discrete areas comprise vertically aligned thermally-conductive and/or electrically-conductive fillers that cooperatively define a vertical through-thickness conductive pathway through the layers.
23. The thermal management and/or electromagnetic interference (EMI) mitigation material of any one of claims 18 to 22, wherein the through-thickness domains and/or the segregated discrete areas are configured define a pattern of functionality along opposite upper and lower sides of the multilayer film structure that matches or corresponds with layouts of components along upper and lower printed circuit boards that are respectively positionable along the opposite upper and lower sides of the multilayer film structure.
24. A method of making a thermal management and/or electromagnetic interference (EMI) mitigation material, the method comprising forming a pattern of one or more structures protruding outwardly along at least one side of a filled dielectric.
25. The method of claim 24, wherein the method includes forming the pattern of one or more structures protruding outwardly along at least one side of the filled dielectric by a casting process, an injection molding process, a rolling/forming process, or a deposition process.
26. The method of claim 24 or 25, wherein the filled dielectric comprises a filled block copolymer system.
27. The method of claim 26, wherein the filled block copolymer system comprises polystyrene-block-poly(ethylene oxide) (PS-b-PEO) and/or polystyrene and poly(methyl methacrylate) (PS-PMMA).
28. The method of claim 24 or 25, wherein comprising forming the pattern of one or more structures comprises forming the pattern of one or more structures to include an electromagnetic interference (EMI) absorbing material, a metamaterial, and/or microspheres.
29. The method of claim 24 or 25, wherein the filled dielectric comprises polydimethylsiloxane (PDMS) filled with carbon black.
30. The method of claim 24 or 25, wherein forming the pattern of one or more stmctures comprising forming a multilayer film structure including a plurality of block copolymer films defining the pattern of structure, wherein:
the stmctures comprise rectangular pyramids; and/or
the block copolymer films have different filler densities such that the multilayer film structure has differential filler loading within the block copolymer films and/or a filler density gradient that increases or decreases from a top block copolymer film to a bottom block copolymer film.
31. The method of any one of claims 24 to 30, wherein forming the pattern of one or more structures comprises forming a pattern of pyramidal structures, a pattern of non-pyramidal structures, a pattern including a combination of pyramidal structures and non-pyramidal structures, and/or a pattern of structures including at least two structures having different heights that are predetermined or randomized.
32. The method of any one of claims 24 to 31, further comprising applying a backing including metal along a side of the filled dielectric opposite the at least one side along which the pattern of one or more structures outwardly protrude.
33. The method of any one of claims 24 to 32, further comprising applying a material over the pattern of one or more structures, wherein:
the material comprises a planarization layer having an inverted pattern of the one or more structure and/or defining a planar surface over the pattern of one or more structures; and/or
the material is configured to inhibit the ingress of dirt and other foreign object debris (FOD) from ingress between adjacent structures of the pattern of one or more structures; and/or
the material is configured to provide a graded dielectric for impedance matching; and/or the material includes microspheres for reducing overall dielectric constant, whereby the material comprises a low dielectric loss, low dielectric constant material; and/or
a plurality of frequency selective surface (FSS) elements are along the material.
34. The method of any one of claims 24 to 32, further comprising applying a low dielectric loss, low dielectric constant material including microspheres over the pattern of one or more structures.
35. A method of making a thermal management and/or electromagnetic interference (EMI) mitigation material including a multilayer film structure including a plurality of layers, the method comprising dispersing fillers within the layers to define through-thickness domains and/or segregated discrete areas within the layers that provide functionality within the through-thickness domains and/or segregated discrete areas including one or more of electrical, thermal, absorber, magnetic, dielectric, and/or structural functionality.
36. The method of claim 35, wherein the method includes using vertical orientation control and preferential segregation/dispersion of the fillers to thereby tailor the through-thickness domains and/or segregated discrete areas for one or more of electrical, thermal, absorber, magnetic, dielectric, and/or structural functionality.
37. The method of claim 35 or 36, wherein the method includes controlling domain size, shape, and structure within the layers such that the through-thickness domains and/or the segregated discrete areas define patterns of functionality within the layers that cooperate to define a macro-pattern or a hierarchical pattern in the multilayer film structure and/or that cooperate to define an impedance gradient across the through-thickness domains and/or the segregated discrete areas of the layers by the filler loading.
38. The method of any one of claims 35 to 37, wherein the method includes forming a pattern of one or more structures protruding outwardly along at least one side of at least one of the layers by a casting process, an injection molding process, a rolling/forming process, or a deposition process.
39. The method of any one of claims 35 to 38, wherein the method includes vertically aligning and/or at least partially overlapping the through-thickness domains and/or the segregated discrete areas of adjacent layers to cooperatively define an electrically-conductive and/or thermally- conductive pathway vertically through the thickness of the layers.
40. The method of any one of claims 35 to 39, wherein the method includes patterning the through-thickness domains and/or the segregated discrete areas to have a functionality along opposite upper and lower sides of the multilayer film structure that matches or corresponds with layouts of components along upper and lower printed circuit boards that are respectively positionable along the opposite upper and lower sides of the multilayer film structure.
41. The method of any one of claims 35 to 40, wherein at least one of the layers comprises a block copolymer system.
42. A method of making a thermal management and/or electromagnetic interference (EMI) mitigation material including a multilayer film structure defined by a plurality of layers, the method comprising dispersing fillers within the layers at different filler densities per layer such that the multilayer film structure has differential filler loading within the layers and/or a filler density gradient that increases or decreases from a top layer to a bottom layer, whereby the different filler densities per layer allow at least one of the layers to have at least one performance characteristic different than at least one other layer relating to one or more of electrical, thermal, absorber, magnetic, dielectric, and/or structural performance.
43. The method of claim 42, wherein the method includes forming a pattern of one or more structures protruding outwardly along at least one side of at least one of the layers by a casting process, an injection molding process, a rolling/forming process, or a deposition process.
44. The method of claim 42 or 43, wherein:
at least one of the layers comprises a block copolymer system; and/or
the method includes forming a pattern of one or more structures protruding outwardly along at least one side of the multilayer film structure and having a filler density gradient that increases or decreases from a top layer to a bottom layer.
EP19852650.1A 2018-08-21 2019-08-20 Patterned materials and films and systems and methods for making the same Ceased EP3841434A4 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
EP24158538.9A EP4350442A3 (en) 2018-08-21 2019-08-20 Patterned materials and films and systems and methods for making the same

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US201862720840P 2018-08-21 2018-08-21
PCT/US2019/047273 WO2020041320A1 (en) 2018-08-21 2019-08-20 Patterned materials and films and systems and methods for making the same

Related Child Applications (1)

Application Number Title Priority Date Filing Date
EP24158538.9A Division EP4350442A3 (en) 2018-08-21 2019-08-20 Patterned materials and films and systems and methods for making the same

Publications (2)

Publication Number Publication Date
EP3841434A1 true EP3841434A1 (en) 2021-06-30
EP3841434A4 EP3841434A4 (en) 2021-10-20

Family

ID=69591127

Family Applications (2)

Application Number Title Priority Date Filing Date
EP19852650.1A Ceased EP3841434A4 (en) 2018-08-21 2019-08-20 Patterned materials and films and systems and methods for making the same
EP24158538.9A Pending EP4350442A3 (en) 2018-08-21 2019-08-20 Patterned materials and films and systems and methods for making the same

Family Applications After (1)

Application Number Title Priority Date Filing Date
EP24158538.9A Pending EP4350442A3 (en) 2018-08-21 2019-08-20 Patterned materials and films and systems and methods for making the same

Country Status (6)

Country Link
EP (2) EP3841434A4 (en)
JP (2) JP2021536126A (en)
KR (1) KR102661722B1 (en)
CN (1) CN112585541A (en)
DE (1) DE202019005902U1 (en)
WO (1) WO2020041320A1 (en)

Families Citing this family (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN213862058U (en) * 2020-04-09 2021-08-03 莱尔德技术股份有限公司 Electromagnetic interference EMI absorber, radar mount, automobile and automobile part
US11599166B2 (en) * 2020-07-16 2023-03-07 Lenovo (Singapore) Pte. Ltd. Shape-memory heat absorbers
WO2022176974A1 (en) * 2021-02-22 2022-08-25 有限会社スワニー Mould production method
US11925009B2 (en) 2021-03-09 2024-03-05 Hamilton Sundstrand Corporation Adaptive design and fabrication of radiation shielding inserts for electronic components
CN113355902B (en) * 2021-05-21 2022-10-28 广州市风卓诚衣服饰有限公司 Prevent quick shop cloth device of fold
JP2023098230A (en) * 2021-12-28 2023-07-10 株式会社ニフコ Radio wave absorbent of high frequency communication device
CN115911879B (en) * 2023-01-09 2023-06-02 中国科学院长春光学精密机械与物理研究所 Three-dimensional annular frequency selective antenna housing/antenna window and preparation method thereof
CN118471832A (en) * 2024-07-12 2024-08-09 威海嘉瑞光电科技股份有限公司 Integrated circuit device and manufacturing method thereof

Family Cites Families (27)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH0369197A (en) * 1989-08-08 1991-03-25 Internatl Techno Res:Kk Hollow polypyramid type radio wave absorbing body
JP3252974B2 (en) * 1991-12-13 2002-02-04 日本電信電話株式会社 Method for producing organic resin having electromagnetic wave absorbing material
JP2000353893A (en) * 1999-06-11 2000-12-19 Kagoshima Prefecture Wave absorber and its manufacture
SE520785C2 (en) * 2000-05-22 2003-08-26 Ericsson Telefon Ab L M Cover for an electronic device
US7079086B2 (en) * 2001-02-15 2006-07-18 Integral Technologies, Inc. Low cost electromagnetic field absorbing devices manufactured from conductive loaded resin-based materials
JP2002261489A (en) * 2001-02-28 2002-09-13 Kanto Kosen Kk Radio wave absorbing sound shielding panel
JP3708885B2 (en) * 2002-02-21 2005-10-19 三菱電線工業株式会社 Radio wave absorber
JP3836748B2 (en) * 2002-04-22 2006-10-25 三菱電線工業株式会社 Radio wave absorption structure and radio wave absorption wall using the same
JP2004172200A (en) * 2002-11-18 2004-06-17 Riken Corp Radio wave absorption material and radio wave absorber
JP2004359752A (en) * 2003-06-03 2004-12-24 Shin Etsu Polymer Co Ltd Silicone adhesive
US7589284B2 (en) * 2005-09-12 2009-09-15 Parker Hannifin Corporation Composite polymeric material for EMI shielding
JP2007088335A (en) * 2005-09-26 2007-04-05 Konica Minolta Medical & Graphic Inc Electromagnetic wave shield film and its manufacturing method
JP2007251639A (en) * 2006-03-16 2007-09-27 Fujitsu Ltd Communication module
JP2008135485A (en) * 2006-11-27 2008-06-12 Taika:Kk Radio wave absorber and manufacturing method therefor
WO2008126690A1 (en) * 2007-03-29 2008-10-23 Kabushiki Kaisha Asahi Rubber Electromagnetic shield sheet and rfid plate
JP5396096B2 (en) * 2009-02-16 2014-01-22 本田技研工業株式会社 Axis adjustment target device
US7848108B1 (en) * 2009-08-06 2010-12-07 International Business Machines Corporation Heatsink with periodically patterned baseplate structure
JP2012199272A (en) * 2011-03-18 2012-10-18 Bridgestone Corp Electromagnetic wave shield body, and electromagnetic wave shield body assembly
KR101866501B1 (en) * 2011-09-28 2018-06-12 삼성전자주식회사 Superhydrophobic electromagnetic field sheilding material and method of preparing the same
CN105009225B (en) * 2013-02-21 2019-08-16 3M创新有限公司 Mitigate the polymer complex of characteristic with electromagnetic interference
US10932398B2 (en) * 2013-12-18 2021-02-23 3M Innovative Properties Company Electromagnetic interference (EMI) shielding products using titanium monoxide (TiO) based materials
US9635789B2 (en) * 2015-01-30 2017-04-25 Laird Technologies, Inc. Board level electromagnetic interference (EMI) shields with increased under-shield space
DE202016008742U1 (en) * 2015-07-30 2019-07-31 Laird Technologies, lnc. Frequency selective structures for EMI attenuation
JP6845226B2 (en) * 2015-09-09 2021-03-17 カーボン,インコーポレイテッド Epoxy double-curing resin for laminated modeling
JP6706108B2 (en) * 2016-03-23 2020-06-03 株式会社ジェイエスピー Expanded particle molding
JP2017183677A (en) * 2016-03-31 2017-10-05 株式会社村田製作所 Circuit module and its manufacturing method
CN206416588U (en) * 2017-01-19 2017-08-18 亚天顿(廊坊)复合材料科技有限公司 A kind of big plate of New Radar Absorbing composite shelter

Also Published As

Publication number Publication date
EP4350442A2 (en) 2024-04-10
WO2020041320A1 (en) 2020-02-27
JP3243042U (en) 2023-07-31
EP4350442A3 (en) 2024-07-03
JP2021536126A (en) 2021-12-23
DE202019005902U1 (en) 2023-04-11
EP3841434A4 (en) 2021-10-20
CN112585541A (en) 2021-03-30
KR20210033059A (en) 2021-03-25
KR102661722B1 (en) 2024-04-26

Similar Documents

Publication Publication Date Title
EP4350442A2 (en) Patterned materials and films and systems and methods for making the same
US12022642B2 (en) Patterned electromagnetic interference (EMI) mitigation materials including carbon nanotubes
US9961812B2 (en) Method and apparatus for creating perfect microwave absorbing skins
US9991211B2 (en) Semiconductor package having an EMI shielding layer
EP2633746B1 (en) Composite film for board level emi shielding
JP4764220B2 (en) Thermally conductive sheet
TWI627256B (en) Conductive adhesive film, printed corcuit board, and electronic device
JP3231596U (en) EMI absorber devices containing electromagnetic interference (EMI) mitigation materials and carbon nanotubes
CN112447636A (en) Thermal interface material piece and electronic device comprising same
US20230032553A1 (en) Electromagnetic interference (emi) mitigation materials and emi absorbing compositions including carbon nanotubes
JP2004134604A (en) Electromagnetic wave absorbing heat conductive sheet
CN208258303U (en) Multilayer board-level shield and encapsulation
JP2004200534A (en) Electromagnetic wave absorbing thermal conductive sheet
US20240357783A1 (en) Patterned electromagnetic interference (emi) mitigation materials including carbon nanotubes
JP2006135118A (en) Electromagnetic wave absorbing heat radiation sheet
WO2024081161A1 (en) Electromagnetic interference (emi) mitigation materials and emi absorbing compositions including carbon nanotubes
DE202020004748U1 (en) Electromagnetic Interference (EMI) mitigation materials and EMI absorbing compositions comprising carbon nanotubes
WO2020123500A1 (en) Electromagnetic interference (emi) absorbers and methods of mitigating emi
KR20050046148A (en) Multilayered silicon sheet in a body and method for making the same
JP2003124680A (en) Electromagnetic wave absorption material and its manufacturing method
CN116457196A (en) Electromagnetic wave attenuation film
WO2013034005A1 (en) Anti-radiation laminated plate for electronic device and method for embedding laminated plate into housing

Legal Events

Date Code Title Description
STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: THE INTERNATIONAL PUBLICATION HAS BEEN MADE

PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: REQUEST FOR EXAMINATION WAS MADE

17P Request for examination filed

Effective date: 20210311

AK Designated contracting states

Kind code of ref document: A1

Designated state(s): AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: EXAMINATION IS IN PROGRESS

A4 Supplementary search report drawn up and despatched

Effective date: 20210921

RIC1 Information provided on ipc code assigned before grant

Ipc: H05K 9/00 20060101ALI20210915BHEP

Ipc: H01L 51/00 20060101ALI20210915BHEP

Ipc: H01L 21/67 20060101ALI20210915BHEP

Ipc: H01L 21/324 20060101ALI20210915BHEP

Ipc: H01L 21/027 20060101ALI20210915BHEP

Ipc: G03F 7/20 20060101AFI20210915BHEP

17Q First examination report despatched

Effective date: 20211001

DAV Request for validation of the european patent (deleted)
DAX Request for extension of the european patent (deleted)
REG Reference to a national code

Ref country code: DE

Ref legal event code: R003

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: THE APPLICATION HAS BEEN REFUSED

18R Application refused

Effective date: 20231206