EP3314832A4 - CALIBRATION OF HIGH SPEED INTERLACED NETWORKS - Google Patents

CALIBRATION OF HIGH SPEED INTERLACED NETWORKS Download PDF

Info

Publication number
EP3314832A4
EP3314832A4 EP15896522.8A EP15896522A EP3314832A4 EP 3314832 A4 EP3314832 A4 EP 3314832A4 EP 15896522 A EP15896522 A EP 15896522A EP 3314832 A4 EP3314832 A4 EP 3314832A4
Authority
EP
European Patent Office
Prior art keywords
calibration
interleaved arrays
speed interleaved
speed
arrays
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Withdrawn
Application number
EP15896522.8A
Other languages
German (de)
English (en)
French (fr)
Other versions
EP3314832A1 (en
Inventor
Moshe Malkin
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
MACOM Connectivity Solutions LLC
Original Assignee
Applied Micro Circuits Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Applied Micro Circuits Corp filed Critical Applied Micro Circuits Corp
Publication of EP3314832A1 publication Critical patent/EP3314832A1/en
Publication of EP3314832A4 publication Critical patent/EP3314832A4/en
Withdrawn legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/02Details ; arrangements for supplying electrical power along data transmission lines
    • H04L25/03Shaping networks in transmitter or receiver, e.g. adaptive shaping networks
    • H04L25/03006Arrangements for removing intersymbol interference
    • H04L25/03012Arrangements for removing intersymbol interference operating in the time domain
    • H04L25/03019Arrangements for removing intersymbol interference operating in the time domain adaptive, i.e. capable of adjustment during data reception
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/27Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes using interleaving techniques
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/02Details ; arrangements for supplying electrical power along data transmission lines
    • H04L25/0202Channel estimation
    • H04L25/024Channel estimation channel estimation algorithms
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/02Details ; arrangements for supplying electrical power along data transmission lines
    • H04L25/0202Channel estimation
    • H04L25/0204Channel estimation of multiple channels

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Physics & Mathematics (AREA)
  • Probability & Statistics with Applications (AREA)
  • Theoretical Computer Science (AREA)
  • Analogue/Digital Conversion (AREA)
  • Radio Transmission System (AREA)
  • Cable Transmission Systems, Equalization Of Radio And Reduction Of Echo (AREA)
EP15896522.8A 2015-06-25 2015-06-25 CALIBRATION OF HIGH SPEED INTERLACED NETWORKS Withdrawn EP3314832A4 (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
PCT/US2015/037597 WO2016209231A1 (en) 2015-06-25 2015-06-25 Calibration of high-speed interleaved arrays

Publications (2)

Publication Number Publication Date
EP3314832A1 EP3314832A1 (en) 2018-05-02
EP3314832A4 true EP3314832A4 (en) 2019-01-30

Family

ID=57585322

Family Applications (1)

Application Number Title Priority Date Filing Date
EP15896522.8A Withdrawn EP3314832A4 (en) 2015-06-25 2015-06-25 CALIBRATION OF HIGH SPEED INTERLACED NETWORKS

Country Status (6)

Country Link
EP (1) EP3314832A4 (ja)
JP (1) JP2018520590A (ja)
KR (1) KR20180034441A (ja)
CN (1) CN108028814B (ja)
CA (1) CA2990153A1 (ja)
WO (1) WO2016209231A1 (ja)

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090185613A1 (en) * 2005-10-03 2009-07-23 Agazzi Oscar E High-Speed Receiver Architecture
US20130307712A1 (en) * 2012-05-18 2013-11-21 Analog Devices, Inc. CALIBRATING TIMING, GAIN AND BANDWIDTH MISMATCH IN INTERLEAVED ADCs USING INJECTION OF RANDOM PULSES

Family Cites Families (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2002246910A (ja) * 2001-02-20 2002-08-30 Advantest Corp インターリーブad変換方式波形ディジタイザ装置
JP2003133954A (ja) * 2001-10-26 2003-05-09 Agilent Technologies Japan Ltd インターリーブa/d変換器の校正方法
US7292170B2 (en) * 2005-06-13 2007-11-06 Texas Instruments Incorporated System and method for improved time-interleaved analog-to-digital converter arrays
ATE417409T1 (de) * 2006-02-17 2008-12-15 Sicon Semiconductor Ab Zeitverschachtelter analog-digital-wandler
KR20080077755A (ko) * 2007-02-21 2008-08-26 삼성전자주식회사 다중 안테나 시스템에서 신호 보정 장치 및 방법
US7978104B2 (en) * 2007-06-21 2011-07-12 Signal Processing Devices Sweden Ab Compensation of mismatch errors in a time-interleaved analog-to-digital converter
JP4623151B2 (ja) * 2008-06-30 2011-02-02 ソニー株式会社 受信装置、受信方法、および無線通信システム
EP2270986B1 (en) * 2009-01-26 2012-01-25 Fujitsu Semiconductor Limited Sampling
US9036689B2 (en) * 2012-03-29 2015-05-19 Terasquare Co., Ltd. Variable-precision distributed arithmetic multi-input multi-output equalizer for power-and-area-efficient optical dual-polarization quadrature phase-shift-keying system
US9030341B2 (en) * 2012-06-27 2015-05-12 Broadcom Corporation Compensation for lane imbalance in a multi-lane analog-to-digital converter (ADC)
CN103107966B (zh) * 2013-01-16 2016-03-30 华为技术有限公司 射频信号收发和处理的方法、设备及基站系统

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090185613A1 (en) * 2005-10-03 2009-07-23 Agazzi Oscar E High-Speed Receiver Architecture
US20130307712A1 (en) * 2012-05-18 2013-11-21 Analog Devices, Inc. CALIBRATING TIMING, GAIN AND BANDWIDTH MISMATCH IN INTERLEAVED ADCs USING INJECTION OF RANDOM PULSES

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
SANDEEP PONNURU ET AL: "On the convergence of joint channel and mismatch estimation for time-interleaved data converters", SIGNALS, SYSTEMS AND COMPUTERS (ASILOMAR), 2011 CONFERENCE RECORD OF THE FORTY FIFTH ASILOMAR CONFERENCE ON, IEEE, 6 November 2011 (2011-11-06), pages 985 - 989, XP032172243, ISBN: 978-1-4673-0321-7, DOI: 10.1109/ACSSC.2011.6190158 *
See also references of WO2016209231A1 *

Also Published As

Publication number Publication date
EP3314832A1 (en) 2018-05-02
CA2990153A1 (en) 2016-12-29
CN108028814B (zh) 2021-01-05
WO2016209231A1 (en) 2016-12-29
KR20180034441A (ko) 2018-04-04
JP2018520590A (ja) 2018-07-26
CN108028814A (zh) 2018-05-11

Similar Documents

Publication Publication Date Title
EP3302068A4 (en) Streptomyces
EP3259246A4 (en) Derivatives of sobetirome
EP3251133A4 (en) Wide temperature range ultracapacitor
EP3348256A4 (en) Microneedle array
EP3357705A4 (en) Counterfeit-preventing structure
EP3357706A4 (en) Counterfeit-preventing structure
EP3250367A4 (en) CALIBRATION OF AGENT
EP3306762A4 (en) Sparkplug
EP3300502A4 (en) PREPARATION COMPRISING ARABINOXYLO-OLIGOSACCHARIDES
EP3395868A4 (en) STRUCTURE
EP3283171A4 (en) AMPHOTERICIN B DERIVATIVES
EP3263110A4 (en) Solid preparation
EP3351971A4 (en) scintillator
EP3426493A4 (en) CALIBRATION OF PRINT HEAD
EP3343603A4 (en) STRUCTURE
EP3270675A4 (en) Feeder
EP3247698A4 (en) Crystalline modification of propanil
EP3289000A4 (en) Deoxydehydration of sugar derivatives
EP3367943A4 (en) FOLDABLE 2-D CMUT-ON CMOS ARRAYS
EP3329265A4 (en) Sensor array
EP3270676A4 (en) Feeder
EP3281361A4 (en) Latency measurer
EP3313160A4 (en) Feeder
EP3251865A4 (en) Printer
EP3305085A4 (en) CHOCOLATE

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

17P Request for examination filed

Effective date: 20171213

AK Designated contracting states

Kind code of ref document: A1

Designated state(s): AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR

AX Request for extension of the european patent

Extension state: BA ME

RIN1 Information on inventor provided before grant (corrected)

Inventor name: MALKIN, MOSHE

DAV Request for validation of the european patent (deleted)
DAX Request for extension of the european patent (deleted)
A4 Supplementary search report drawn up and despatched

Effective date: 20190107

RIC1 Information provided on ipc code assigned before grant

Ipc: H03M 13/27 20060101AFI20181221BHEP

Ipc: H04L 25/03 20060101ALI20181221BHEP

Ipc: H04L 25/02 20060101ALN20181221BHEP

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: THE APPLICATION IS DEEMED TO BE WITHDRAWN

18D Application deemed to be withdrawn

Effective date: 20190806