EP3063873A1 - Angetriebener doppelphasenregelkreis - Google Patents

Angetriebener doppelphasenregelkreis

Info

Publication number
EP3063873A1
EP3063873A1 EP13789233.7A EP13789233A EP3063873A1 EP 3063873 A1 EP3063873 A1 EP 3063873A1 EP 13789233 A EP13789233 A EP 13789233A EP 3063873 A1 EP3063873 A1 EP 3063873A1
Authority
EP
European Patent Office
Prior art keywords
phase
input
frequency
output
comparator
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Withdrawn
Application number
EP13789233.7A
Other languages
English (en)
French (fr)
Inventor
Steve Tanner
Yazhou Zhao
Pierre-André Farine
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Ecole Polytechnique Federale de Lausanne EPFL
Original Assignee
Ecole Polytechnique Federale de Lausanne EPFL
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Ecole Polytechnique Federale de Lausanne EPFL filed Critical Ecole Polytechnique Federale de Lausanne EPFL
Publication of EP3063873A1 publication Critical patent/EP3063873A1/de
Withdrawn legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/08Details of the phase-locked loop
    • H03L7/10Details of the phase-locked loop for assuring initial synchronisation or for broadening the capture range
    • H03L7/113Details of the phase-locked loop for assuring initial synchronisation or for broadening the capture range using frequency discriminator
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/08Details of the phase-locked loop
    • H03L7/085Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal
    • H03L7/087Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal using at least two phase detectors or a frequency and phase detector in the loop
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/08Details of the phase-locked loop
    • H03L7/085Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal

Definitions

  • the present invention relates to the field of phase locked loops or phase locked loops more generally called PLL (for "Phase-Locked Loop” in English).
  • PLLs are electronic circuits that make it possible to slave the phase of the output signal to the phase of the input signal, and which also make it possible to slave a frequency of the output signal to a multiple of the frequency of the signal. input.
  • a conventional phase-locked loop comprises:
  • VCO Voltage Controlled Oscillator in English
  • PLLs are mainly used as frequency synthesizers (generation of a high frequency from a reference frequency) in very wide application domains covering telecommunications, radio frequency, computers, etc.
  • PLL performance is affected in particular by intrinsic interference related to the electronic circuit and components or by extrinsic parasites related to the conditions of use.
  • PLLs have a phase noise that is generally desirable to reduce as much as possible.
  • a main object of the present invention is to improve the solution of the prior art.
  • the invention relates to a phase-locked loop capable of locking the frequency and the phase of an output signal on the frequency and the phase of an input signal.
  • this loop comprising:
  • a voltage controlled oscillator comprising an output on which it generates the output signal and an input of which is electrically connected to an output of the loop filter
  • a digital phase and frequency comparator having an input electrically connected to an output of the frequency divider and having another input connected to the input signal
  • a frequency divider whose input is electrically connected to the output of the voltage controlled oscillator and whose output supplies the digital phase and frequency comparator
  • phase and frequency lock detector which emits a phase lock indication signal only when the two inputs of the digital phase and frequency comparator have the same phase
  • an analog phase comparator having an input electrically connected to an output of the frequency divider and having another input electrically connected to the input signal.
  • a switch comprising an output electrically connected to the input of the loop filter, a first input and a second input, this switch being able to selectively connect the first input, coming from the analog phase comparator, to its output in response the lock indication signal; and its second input, from the digital phase and frequency comparator, at its output in the absence of the lock indication signal.
  • the frequency lock detector is electrically connected to the switch, so that the frequency lock indication signal is able to control the switching of said switch.
  • the analog phase comparator is a passive multiplier.
  • this amplifier has the function of increasing the gain and transforming a voltage signal into a current signal.
  • It can further provide an analog branch filter whose inputs are electrically connected to the outputs of the analog phase comparator and whose outputs are electrically connected to the inputs of the analog branch amplifier.
  • the analog branch amplifier is a transconductance operational amplifier.
  • the invention relates to an atomic clock comprising a phase-locked loop according to the invention.
  • the invention relates to a timepiece comprising an atomic clock according to the invention.
  • the charge pump is only connected to the digital phase and frequency comparator of the digital branch, and not to the phase comparator of the analog branch. , which improves the signal-to-noise ratio, the charge pump generally suffering from non-linearities.
  • FIG. 1 illustrates an embodiment of a PLL according to the invention
  • FIG. 2 illustrates an embodiment of an analog phase-passive comparator according to the invention
  • FIG. 3 illustrates an embodiment of an analog branch amplifier according to the invention
  • FIG. 4 illustrates another embodiment of a passive phase analog comparator according to the invention
  • FIG. 5 illustrates an atomic clock equipped with a phase-locked loop according to the invention
  • FIG. 6 illustrates a timepiece equipped with an atomic clock according to the invention.
  • the phase-locked loop 100 comprises a digital phase and frequency comparator 1 10.
  • An input signal IN also called a reference signal, enters the PLL at the frequency f_in and leaves it in the form of an output signal OUT at the frequency f_out.
  • the PLL comprises a digital branch DIGIT (dashed figure 1) and a feedback loop FBL (for FEEDBACK LOOP in English, dotted Figure 1).
  • DIGIT digital branch DIGIT
  • FBL feedback loop
  • loop is meant all the electronic components arranged in series between the input of the PLL and a loop filter 140.
  • the DIGIT digital branch comprises a digital phase and frequency comparator 1 10, and a charge pump 1 1 1.
  • the input signal IN is input to the digital phase and frequency comparator 1 10.
  • the digital phase and frequency comparator 1 10 is a digital (non-linear) circuit. Without locking, it outputs a correction signal COR in the form of high or low pulses whose number allows to drive a controlled voltage oscillator 150, the high pulses for increasing the frequency of the voltage controlled oscillator 150 and the low pulses for decreasing the frequency of the voltage controlled oscillator 150. In latching, it emits at the output a correction signal COR equal to 0 V.
  • a charge pump 1 1 1 which makes it possible to transform the pulses of the correction signal COR into current pulses, and which can be connected to a loop filter 140.
  • the charge pump 1 1 1 is an intrinsically nonlinear electronic component.
  • the PLL comprises the loop filter 140 which makes it possible to filter, that is to say to limit the bandwidth of the correction signal COR.
  • the loop filter 140 also makes it possible to limit the regulation speed of the PLL.
  • the filter 140 is typically a passive low pass filter.
  • the correction signal COR is a current signal; and at the output of the loop filter 140, the correction signal COR is a voltage signal.
  • the signal COR is illustrated as a single signal, in fact it may be a differential signal, in this case between the input signal IN and DIV split signal described later.
  • the correction signal COR filtered by the loop filter 140 is input to a voltage controlled oscillator 150 (or VCO for Voltage Controlled Oscillator English).
  • the voltage controlled oscillator 150 is an oscillating circuit whose oscillation frequency is controlled by the input voltage of this circuit, in this case by the corrected COR correction signal.
  • the output signal OUT is fed to the output of the PLL. Beforehand, it can be amplified by an amplifier, in this case a power amplifier (not shown).
  • the output signal OUT is also fed to the input of the feedback loop FBL.
  • Feedback loop
  • the feedback loop FBL comprises a frequency divider 160.
  • the frequency divider 160 is programmable.
  • the output signal OUT a feedback signal
  • the frequency divider 160 which outputs an output signal DIV, hereinafter referred to as a divided signal.
  • the frequency of the divided signal DIV is equal to the frequency f_out of the output signal OUT divided by a number N which depends on the type of frequency divider 160 implemented. In this case N can be any and not be a natural number.
  • the feedback loop FBL further comprises a duty cycle controller 170, either in the form of an autonomous block or integrated, for example integrated in the frequency divider 160.
  • the duty cycle controller 170 is configured to transform the input signal into an output signal whose duty ratio is at most 50%, for example 50% +/- 10%, which improves the performance of the analog branch.
  • the digital phase and frequency comparator 1 10 of the digital branch is triggered on the rising edges of its input signals, and is insensitive to the duty cycle.
  • a phase-analog comparator 120 exposed later is sensitive to the average value of the input signal.
  • a 50% duty cycle ensures that the analog comparator operates at an optimal point, ie in the middle of its dynamics.
  • the divided signal DIV is fed into the input of the digital branch DIGIT of the PLL.
  • the divided signal DIV is input to the digital phase and frequency comparator 1 10, so that it measures the difference between the phase of the divided signal DIV and the phase of the signal d input IN, as well as the difference between the frequency of the divided signal DIV and the frequency f_in of the input signal IN.
  • the high or low pulses emitted by the digital phase and frequency comparator 1 10, converted into current pulses by the charge pump 1 1 1, and converted into voltage by the loop filter 140, make it possible to increase or decrease the value of the frequency of the voltage-controlled oscillator 150 as a function of the value of the difference measured in phase and in frequency by the phase comparator.
  • the feedback loop further comprises a phase shifter 180, in this case 90 °.
  • the divided signal DIV is fed to the input of the phase-shifter 180, in this case downstream of the duty cycle controller 170.
  • the output signal DIV90 of the phase-shifter 180 is the input signal DIV whose phase is rotated 90 °.
  • the digital branch is locked.
  • the phase comparator of the analog branch detects an error, it introduces a disturbance in the PLL which may then lose the lock.
  • the analog phase comparator 120 generates at the initialization of the analog branch a zero error signal (in this case a voltage of 0 volts).
  • the phase-shifter 180 the signal DIV90 is phase-shifted by 90 ° with respect to the input signal IN. As these two signals IN and DIV90 are brought to the input of the analog phase comparator 120, it does generate a signal equal to 0V at the initialization of the analog branch.
  • the operating point of the digital phase and frequency comparator 1 10 of the digital branch (correction signal equal to 0 when its inputs are in phase) is different from the operating point of the phase comparator of the analog branch ( output signal PHA equal to 0 when its inputs are 90 ° out of phase).
  • the PLL also includes an analog ANALOG branch (in dotted lines in FIG. 1).
  • the phase noise generated by the analog branch is less than that generated by the digital branch, in particular because of its greater linearity compared to the blocks of the branch digital, the digital phase and frequency comparator 1 10 and the charge pump 1 1 1, which are essentially non-linear blocks.
  • the ANALOG analog branch comprises the phase comparator 120.
  • the analog phase comparator 120 is an analog multiplier, preferably passive, an embodiment of which is illustrated in FIG. 2.
  • the multiplier is more commonly called a mixer by anglicism.
  • RFp and RFn are the differential inputs for the signal FIN
  • LOp and LOn are the differential inputs for the signal DIV90. Ifp and I Fn are the outputs.
  • the advantage of this embodiment lies in the fact that the transistors are used in switching and add very little thermal noise to the signal. The alternating switching current is transposed at high frequencies and can be easily filtered.
  • FIG. 4 An evolution of the analog multiplier of FIG. 2 is illustrated in FIG. 4.
  • a transconductor g m is arranged at the inputs RFp and RFn; in FIG. 4, this transconductor is suppressed, which is possible thanks to the sufficient amplitude of the signal DIV90 on one of the RFp or RFn inputs.
  • a resistor R1, R2 is added in series with the capacitance C1 and C2 respectively, so as to improve the equivalent input impedance and to form a low-pass filter, in this case first-order.
  • a passive analog multiplier has the advantage of having a very linear output and very little noise flicker (noise flicker anglicism) and thermal noise. It can be used as a phase comparator, but not as a frequency comparator. It can therefore be used only with a blocked frequency, ie when the PLL is already locked. In this case, its good linearity and low noise level make it possible to reduce the phase noise in comparison with a digital comparator or even an active multiplier.
  • the output of the analogue phase comparator 120 is a voltage
  • at least one electronic component is preferably provided for transforming this voltage into a current, which makes it possible to feed the input of the loop filter 140.
  • the analogue branch ANALOG may further comprise an analog branch amplifier.
  • FIG. 3 An embodiment of an analog branch amplifier 122 is illustrated in FIG. 3.
  • the circuit is symmetrical and allows, for reasons partially explained here, to obtain a reduced gain, as well as a band. satisfactory pass-through and stability without degrading the noise.
  • the analog branch amplifier 122 makes it possible to transform an input voltage into an output current. The function is therefore the same as that of the charge pump 1 1 1.
  • the loop filter 140 is powered only by the output load of the analog branch amplifier 122.
  • an operational transconductance amplifier or OTA for "operational transconductance amplifier” in English which is an intrinsically linear electronic circuit, that is to say whose output current is a linear function of the differential input voltage.
  • a single loop filter 140 can be used for both the digital branch and the analog branch.
  • the OTA is based on a fully differential symmetrical amplifier.
  • Differential input transistors M5 and M6 are PMOS, which generate less noise than NMOS. Equipped with a Vbias bias current, the PMOS transistor M4 copies the current from a BIAS polarization block according to a certain ratio.
  • a supply voltage Vcmfb comes from a block CMFB and drives the PMOS transistors M1 1, M12 to adjust and stabilize the output level of the analog branch when the PLL is locked.
  • a first stage of the OTA consists of the NMOS transistors M7 and M8 connected to the nodes Vb1 and Vb2.
  • NMOS transistors M9 and M10 form two current mirrors to copy the output current of the first stage to a second stage in a certain ratio. Then, the current bridges M13 and M14 (NMOS transistors) are connected in a cross-coupling manner to increase the bandwidth and the phase margin of ⁇ with the loop filter load, so as to guarantee the stability of the locked loop system.
  • the gain which intrinsically represents the sensitivity of the response of the detected error, becomes relatively low.
  • the trade-off between noise and phase margin is facilitated.
  • an operational amplifier can be provided as an analog branch amplifier 122, but the response thereof being in voltage, an OTA is preferred, which remains coherent with the digital branch which generates a current signal at the same time. output of the charge pump.
  • analog branch filter 121 in particular interposed between the analog phase comparator 120 and the analog branch amplifier, as shown in FIG. 1, and which smooths the voltage output of the analog comparator of FIG. phase 120.
  • the analog branch filter 121 and the analog branch amplifier 122 may be autonomous blocks as shown in Figure 1, or integrated, for example the phase comparator.
  • the input signal IN is fed to the input of the analog branch, in this case to the input of the phase comparator 120.
  • Another input of the phase comparator is connected to the output signal DIV90 of the phase shifter 180.
  • a PHA phase signal is emitted, in this case a voltage signal.
  • This voltage is filtered by the analog branch filter 121 and then amplified by the analog branch amplifier 122 whose output is a current signal, which can be connected to the input of the loop filter 140.
  • phase signal PHA of the phase comparator in this case filtered and amplified.
  • the selection of one of these inputs of the loop filter 140 is performed by a switch, in this case by a multiplexer 130 which selectively enables the activation of the analog branch or the activation of the digital branch.
  • the multiplexer 130 is connected at the output to the loop filter 140, and connected at the input:
  • phase signal PHA of the phase comparator in this case filtered and amplified.
  • the selection of the input of the multiplexer 130 is preferably carried out by means of a control signal, in particular the LOCK signal described hereinafter.
  • the digital branch is activated by default: the input of the loop filter 140 is connected to the COR correction signal from the charge pump 1 1 1.
  • the digital phase and frequency comparator 1 10 operates first in frequency detection mode.
  • the digital phase and frequency comparator 1 10 of the digital branch automatically switches to phase comparator mode.
  • the difference between the phases is in addition zero, ie in the linear regime of digital phase and frequency comparator 1 10 of the digital branch, the PLL is said to be locked.
  • the digital phase and frequency comparator 1 10 comprises a phase and frequency lock detector 1 13, which emits a phase lock indication signal LOCK, only when the two inputs of the phase digital comparator and frequency have the same phase.
  • the detection of the lock indication signal LOCK can control the switch 130, so the activation of the analog branch or the digital branch.
  • the multiplexer 130 is controlled by the LOCK lock indication signal which, upon detection of the lock, selects the input of the analog branch so that the input of the loop filter 140 is then connected to the phase PHA phase signal of the phase comparator, in this case filtered and amplified.
  • the charge pump 1 1 1 is a component whose impulse response is nonlinear. As the charge pump 1 1 1 is present only in the digital branch and the analog branch is free, the behavior of the analog branch is linear, which reduces the phase noise and improves the performance of the PLL.
  • the analog branch has a linear behavior and allows, by the phase comparator, to compare the phase of the input signal IN to the phase of the divided signal, in this case to the phase of the DIV90 output signal of the phase-shifter. 180.
  • the LOCK lock indication signal of the digital phase and frequency comparator 1 10 goes to 0, which for example drives the multiplexer 130 to reactivate the digital branch. instead of the analog branch.
  • the LOCK signal becomes active and again allows the analogue comparator to be selected in stable operation mode.
  • the digital branch performs well in locking but has a high phase noise.
  • the analog branch performs poorly in locking but powerful in phase noise, once locked.
  • the invention advantageously uses the complementarity of these two branches and the automatic switching from one to the other to obtain a PLL with overall better performance.
  • the phase locked loop 100 can be integrated in an atomic clock 200.
  • the atomic clock 200 can be integrated into a timepiece 300.
  • VCO voltage controlled oscillator

Landscapes

  • Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
EP13789233.7A 2013-10-31 2013-10-31 Angetriebener doppelphasenregelkreis Withdrawn EP3063873A1 (de)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
PCT/EP2013/072847 WO2015062663A1 (fr) 2013-10-31 2013-10-31 Boucle a verrouillage de phase duale et pilotee

Publications (1)

Publication Number Publication Date
EP3063873A1 true EP3063873A1 (de) 2016-09-07

Family

ID=49554226

Family Applications (1)

Application Number Title Priority Date Filing Date
EP13789233.7A Withdrawn EP3063873A1 (de) 2013-10-31 2013-10-31 Angetriebener doppelphasenregelkreis

Country Status (2)

Country Link
EP (1) EP3063873A1 (de)
WO (1) WO2015062663A1 (de)

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN106452656B (zh) * 2016-08-31 2019-05-14 成都市和平科技有限责任公司 一种基于频率合成器的射频信号干扰系统和方法

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP5284131B2 (ja) * 2009-02-04 2013-09-11 株式会社東芝 位相同期回路及びこれを用いた受信機
US20130214836A1 (en) * 2011-04-19 2013-08-22 Mitsubishi Electric Corporation Frequency synthesizer

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See references of WO2015062663A1 *

Also Published As

Publication number Publication date
WO2015062663A1 (fr) 2015-05-07

Similar Documents

Publication Publication Date Title
EP1916762B1 (de) Quarzoszillator mit Amplitudenregelung und einem erweiterten Temperaturbereich
EP1424776B1 (de) Spannungsgesteuerte Oszillatorschaltung für eine elektronische Vorrichtung mit niedriger Leistung
US7049866B2 (en) Compensating for leakage currents in loop filter capacitors in PLLs and the like
US8358729B2 (en) Baseband phase-locked loop
EP1326154B1 (de) Ladungspumpe mit sehr grossem Ausgangsspannungsbereich
EP1265352A1 (de) Differenzielle Oszillatorschaltung mit einem elektromechanischen Resonator
FR2896051A1 (fr) Regulateur de tension serie a faible tension d'insertion
WO2011051407A1 (fr) Dispositif de generation de signaux d'horloge a comparaison asymetrique d'erreurs de phase
EP3624343B1 (de) Regulierungsvorrichtung der sperrung eines frequenzmultiplikators mit injektionssperre
EP2225826A1 (de) Quarzoszillatorschaltung mit aktiver vorspannung und niedrigem energieverbrauch
EP0667677A1 (de) Anordnung zur Multiplizierung einer Kapazität mit einem variierbarem Koeffizienten zur Grenzfrequenzregulung eines Filters und Filter mit einer derartigen Anordnung
EP1804379A1 (de) Verfahren zur Steuerung der Beziehung zwischen den Verstärkungsfaktoren von zwei linearen Verstärkern und entsprechende Vorrichtung
EP4038476B1 (de) Vorrichtung zur erzeugung einer versorgungs-/polarisationsspannung und eines taktsignals für eine synchrone digitale schaltung
FR2762107A1 (fr) Generateur de tension de haute precision
EP3063873A1 (de) Angetriebener doppelphasenregelkreis
EP2692060A1 (de) Indirekter frequenzsynthesizer mit niedrigem phasenrauschen
FR2892872A1 (fr) Filtre passe-bande complexe
FR2884372A1 (fr) Boucle a asservissement de phase
EP1885057A1 (de) Frequenzkompensation eines Verstärkers mit wenigstens zwei Verstärkungsstufen
EP0981203B1 (de) Gesteuerte Stromquelle mit beschleunigtem Umschalten
FR2889002A1 (fr) Dispositif de generation d'une frequence de reference et circuit electronique correspondant
EP3836402B1 (de) Bandpassfilter
US20090231003A1 (en) Voltage controlled oscillator and pll and filter using the same
FR2980322A1 (fr) Detecteur d'activite de signal differentiel basse tension
EP0645892B1 (de) Frequenzregelkreis

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

17P Request for examination filed

Effective date: 20160527

AK Designated contracting states

Kind code of ref document: A1

Designated state(s): AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR

AX Request for extension of the european patent

Extension state: BA ME

RIN1 Information on inventor provided before grant (corrected)

Inventor name: FARINE, PIERRE-ANDRE

Inventor name: ZHAO, YAZHOU

Inventor name: TANNER, STEVE

DAX Request for extension of the european patent (deleted)
STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: REQUEST FOR EXAMINATION WAS MADE

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: THE APPLICATION IS DEEMED TO BE WITHDRAWN

18D Application deemed to be withdrawn

Effective date: 20180501