EP2257982A1 - Active pixel sensor having two wafers - Google Patents
Active pixel sensor having two wafersInfo
- Publication number
- EP2257982A1 EP2257982A1 EP09728194A EP09728194A EP2257982A1 EP 2257982 A1 EP2257982 A1 EP 2257982A1 EP 09728194 A EP09728194 A EP 09728194A EP 09728194 A EP09728194 A EP 09728194A EP 2257982 A1 EP2257982 A1 EP 2257982A1
- Authority
- EP
- European Patent Office
- Prior art keywords
- charge
- wafer
- array
- voltage conversion
- sensor
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Withdrawn
Links
- 235000012431 wafers Nutrition 0.000 title description 74
- 230000007246 mechanism Effects 0.000 claims abstract description 55
- 238000006243 chemical reaction Methods 0.000 claims abstract description 34
- 238000012546 transfer Methods 0.000 claims abstract description 13
- 238000007599 discharging Methods 0.000 claims abstract 3
- 239000004065 semiconductor Substances 0.000 claims description 16
- 230000000295 complement effect Effects 0.000 claims description 6
- 229910044991 metal oxide Inorganic materials 0.000 claims description 6
- 150000004706 metal oxides Chemical class 0.000 claims description 6
- 238000009792 diffusion process Methods 0.000 claims description 3
- 230000007547 defect Effects 0.000 description 6
- 238000010586 diagram Methods 0.000 description 6
- 238000000034 method Methods 0.000 description 6
- 230000008569 process Effects 0.000 description 6
- 238000013461 design Methods 0.000 description 5
- 238000003384 imaging method Methods 0.000 description 4
- 238000005516 engineering process Methods 0.000 description 3
- 238000012545 processing Methods 0.000 description 3
- 230000000694 effects Effects 0.000 description 2
- 230000010354 integration Effects 0.000 description 2
- 238000004519 manufacturing process Methods 0.000 description 2
- 230000001902 propagating effect Effects 0.000 description 2
- 230000005236 sound signal Effects 0.000 description 2
- 238000001228 spectrum Methods 0.000 description 2
- 238000003860 storage Methods 0.000 description 2
- 230000002411 adverse Effects 0.000 description 1
- 238000013459 approach Methods 0.000 description 1
- 230000015556 catabolic process Effects 0.000 description 1
- 230000008859 change Effects 0.000 description 1
- 238000011109 contamination Methods 0.000 description 1
- 238000012937 correction Methods 0.000 description 1
- 238000006731 degradation reaction Methods 0.000 description 1
- 239000003989 dielectric material Substances 0.000 description 1
- 230000006870 function Effects 0.000 description 1
- 238000005286 illumination Methods 0.000 description 1
- 238000002955 isolation Methods 0.000 description 1
- 239000011159 matrix material Substances 0.000 description 1
- 239000002184 metal Substances 0.000 description 1
- 230000003287 optical effect Effects 0.000 description 1
- 238000005457 optimization Methods 0.000 description 1
- 238000012552 review Methods 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14601—Structural or functional details thereof
- H01L27/14634—Assemblies, i.e. Hybrid structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14601—Structural or functional details thereof
- H01L27/14636—Interconnect structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14601—Structural or functional details thereof
- H01L27/1464—Back illuminated imager structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14683—Processes or apparatus peculiar to the manufacture or treatment of these devices or parts thereof
- H01L27/1469—Assemblies, i.e. hybrid integration
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14601—Structural or functional details thereof
- H01L27/14632—Wafer-level processed structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14683—Processes or apparatus peculiar to the manufacture or treatment of these devices or parts thereof
- H01L27/14687—Wafer level processing
Definitions
- the invention relates generally to the field of active pixel sensors, and more particularly to active pixel sensors having two separate semiconductor wafers with each wafer including a portion of the electrical circuitry.
- CMOS Image sensors suffer from the issue that deeply scaled sub-micron Complementary Metal Oxide Semiconductor (CMOS) processes are required to realize small pixels that can compete with charge-coupled device (CCD) pixel sizes.
- CCD charge-coupled device
- CMOS processes scale to smaller dimensions, the details of the process integration and structure change, and the pixel performance degrades.
- Two examples of this are shallow trench isolation and heavily doped retrograde wells. Both are necessary to build deep sub-micron CMOS devices, but both have adverse effects on dark current for pixels. As a result, much work has to be done to re-integrate and re-optimize the photodetector and pixel into each new deep sub-micron CMOS technology node.
- CMOS complementary metal-oxide-semiconductor
- Designers face a trade-off with respect to the design and manufacture of sub-micron CMOS devices.
- Designers can either maintain pixel image quality by not moving to more scaled CMOS processes, which results in a lower fill factor for smaller pixels, or move to a smaller design rule process to achieve small pixels, which results in a need to re-integrate and re-engineer the photodetector to obtain acceptable image quality.
- One solution to these issues is to build the photodetector separately from the CMOS circuits.
- the image sensor for example, can be built on different wafers, and the wafers joined together using three-dimensional integration or wafer level interconnect technologies.
- United States Patent 6,927,432 fabricates an active pixel sensor using two semiconductor wafers.
- One wafer, the donor wafer, includes the photodetectors while another wafer, the host wafer, includes an interconnect layer and electrical circuits for in-pixel signal operations and read out of the photodetectors.
- Pixel interconnects directly connect each photodetector on the donor wafer to a respective node or circuit on the host wafer.
- FIG. l is a schematic diagram of another pixel architecture that can be implemented on two semiconductor wafers in accordance with the prior art. This pixel architecture is disclosed in commonly assigned United States Patent Application 11/867,199 filed on October 4, 2007.
- Pixel 100 includes photodetector 102, transfer gate 104, charge-to-voltage conversion mechanism 106(SW), 106(CW), reset transistor 108, potential V DD 110, source follower amplifier transistor 112, and row select transistor 1 14.
- the drain of row select transistor 1 14 is connected to the source of source follower 112 and the source of row select transistor 1 14 is connected to output V out 116.
- the drains of reset gate 108 and source follower 112 are maintained at potential V DD 110.
- the source of reset gate 108 and the gate of source follower 112 are connected to charge-to- voltage conversion mechanism 106(CW).
- Dashed lines 1 18 surround photodetector 102, transfer gate 104, and charge-to-voltage conversion mechanism 106(SW) to delineate the components included on one wafer, a sensor wafer.
- Inter- wafer connection 120 electrically connects charge-to- voltage conversion mechanism 106(SW) on the sensor wafer to charge-to-voltage conversion mechanism 106(CW) on the circuit wafer.
- Image sensors having pixels with the architecture shown in FIG. 1 require a charge-to-voltage conversion mechanism on each wafer. This requirement increases the cost to manufacture such image sensors because both the sensor wafer and the circuit wafer must be processed as cleanly as possible.
- inter- wafer connection 120 as a common node for charge- to-voltage conversion mechanism 106(SW), 106(CW), reset transistor 108, and source follower amplifier transistor 112 increases the capacitance in the connection.
- An image sensor includes two semiconductor wafers, a sensor wafer connected to a support circuit wafer.
- the sensor wafer includes an array of pixel regions with each pixel region including a photodetector, a transfer mechanism, a charge-to- voltage conversion mechanism, and a reset mechanism.
- the support circuit wafer includes an interconnect layer and a CMOS device layer.
- the CMOS device layer includes support circuitry for one or more pixel regions. The types of components and circuits used in the CMOS device layer depend on the purpose or use of the image sensor.
- the support circuitry can be included in corresponding pixel regions on the support circuit wafer with each region on the support circuit wafer being used by a single respective pixel region on the sensor wafer.
- two or more pixel regions on the sensor wafer can share some or all of the support circuitry on the support wafer.
- Inter- wafer connectors directly connect each charge-to-voltage conversion mechanism on the sensor wafer to a respective gate to an amplifier on the support circuit wafer.
- the present invention includes the advantages of having both high image quality and high fill factor.
- the sensor wafer can be used with multiple support circuit wafer designs or technologies, thereby providing improved design flexibility and optimization along with reduced costs.
- the connection between the sensor wafer and the support circuit wafer can be achieved through a direct connection between each charge-to-voltage conversion mechanism on the sensor wafer and a respective gate to an amplifier on the support circuit wafer, thereby reducing capacitance and bright point defects. Bright point defects from the circuit wafer are eliminated because of the gate only connection.
- dislocations and other defects are more difficult to control and eliminate as transistor size is scaled to smaller dimensions. Therefore, not making a direction connection to the circuit wafer eliminates bright point defects from the reset connection on the circuit wafer for current designs, and allows designers to more easily scale the transistors on the circuit wafer without increasing the number of pixel defects on the sensor wafer.
- FIG. l is a schematic diagram of a pixel architecture implemented on two semiconductor wafers in accordance with the prior art
- FIG. 2 is a top view of an image sensor having two semiconductor wafers in an embodiment in accordance with the invention
- FIG. 3 is a schematic diagram of a pixel architecture that can be implemented in the image sensor 200 shown in FIG. 2 in an embodiment in accordance with the invention
- FIG. 4 is a cross-sectional view along line A-A'in FIG. 2 illustrating the pixel architecture of FIG. 3 in an embodiment in accordance with the invention.
- FIG. 5 is a block diagram of an imaging system that can employ an image sensor having two semiconductor wafers in an embodiment in accordance with the invention.
- the meaning of "a,” “an,” and “the” includes plural reference, the meaning of “in” includes “in” and “on.”
- the term “connected” means either a direct electrical connection between the items connected, or an indirect connection through one or more passive or active intermediary devices.
- the term “circuit” means either a single component or a multiplicity of components, either active or passive, that are connected together to provide a desired function.
- the term “signal” means at least one current, voltage, or data signal.
- Image sensor 200 includes pixel regions 202 arranged in rows 204 and columns 206 to form an array.
- the array can have any number of pixels regions, such as, for example, 1280 columns by 960 rows of pixel regions.
- Image sensor 200 is implemented an active pixel sensor, such as, for example, a Complementary Metal Oxide Semiconductor (CMOS) image sensor in the embodiment shown in FIG. 2.
- CMOS Complementary Metal Oxide Semiconductor
- An active pixel sensor has pixels that each includes one or more active electrical components, such as transistors, within the pixel cell.
- FIG. 3 is a schematic diagram of a pixel architecture that can be implemented in the image sensor 200 shown in FIG. 2 in an embodiment in accordance with the invention.
- Pixel 300 includes photodetector 302, transfer mechanism 304, charge-to-voltage conversion mechanism 306, reset mechanism 308, supply voltage V DD 310, amplifier 312, and row select transistor 314.
- Transfer mechanism 304 and reset mechanism 308 are implemented as transistors, amplifier 312 as a source follower transistor, and charge-to-voltage conversion mechanism 306 as a floating diffusion in an embodiment in accordance with the invention.
- the drain of row select transistor 314 is connected to the source of source follower transistor 312 and the source of row select transistor 314 is connected to output 316.
- the drains of reset transistor 308 and source follower transistor 312 are maintained at supply voltage V DD 310.
- the source of reset transistor 308 and the gate of source follower transistor 312 are connected directly to charge-to-voltage conversion mechanism 306. Dashed lines 318 surround photodetector 302, transfer mechansim
- charge-to-voltage conversion mechanism 306, and reset mechanism 308 to delineate the components included on a sensor wafer.
- Inter- wafer connector 320 directly connects charge- to-voltage conversion mechanism 306 on the sensor wafer to the gate of source follower transistor 312 on the support circuit wafer.
- Image sensor 400 includes sensor wafer 402 and support circuit wafer 404.
- Sensor wafer 402 includes pixel regions 406 with each pixel region 406 including photodetector 302, transfer mechansim 304, charge-to-voltage conversion mechanism 306, and reset mechanism 308.
- Each reset mechanism 308 includes reset gate 408 and reset drain 410 in an embodiment in accordance with the invention.
- Support circuit wafer 404 includes interconnect layer 412 and CMOS device layer 414 in an embodiment in accordance with the invention.
- Interconnect layer 412 is formed with a dielectric material and includes inter- wafer connectors 320 that are each formed from a combination of metal layers in an embodiment in accordance with the invention.
- Inter- wafer connectors 320 directly connect each charge-to- voltage conversion mechanism 306 on sensor wafer 402 to gate 416 of source follower transistor 312 on support circuit wafer 404.
- CMOS device layer 414 includes support circuitry for pixel regions 406.
- the support circuitry can be dedicated to each pixel region 406 or some or all of the support circuitry can be shared by two or more pixel regions 406.
- the types of components and circuits used in CMOS device layer 414 depend on the purpose or use of image sensor 400.
- CMOS device layer 414 includes a source follower transistor 312, a row select transistor (not shown), and a supply voltage V DD 310 for each pixel region 406 in an embodiment in accordance with the invention.
- Each source follower transistor 312 includes gate 416 and drain 418.
- CMOS device layer 414 includes additional or different analog and digital circuits in other embodiments in accordance with the invention.
- analog and digital circuits include, but are not limited to, row and column decoders and drivers, per column sample and hold circuits, analog signal processing chains, digital image processing blocks, memory, timing and control circuits, input/output (I/O), and bond pads.
- Color filters 420, 422 are formed over sensor wafer 402 and are used to filter the bandwidth of incident light received by each photodetector 302.
- color filter 420 is configured such that light propagating at or near the red spectrum is received by its underlying photodetector 302 while color filter 422 is configured so that light propagating at or near the green spectrum is received by its underlying photodetector 302.
- Microlenses 424 are formed over color filters 420, 422 and are used to direct light towards photodetectors 302.
- FIG. 5 is a block diagram of an imaging system that can employ an image sensor having two semiconductor wafers in an embodiment in accordance with the invention.
- Imaging system 500 includes digital camera phone 502 and computing device 504.
- Digital camera phone 502 is an example of an image capture device that can that can employ an image sensor having two semiconductor wafers.
- Other types of image capture devices can be used with the present invention, such as, for example, digital still cameras and digital video camcorders.
- Digital camera phone 502 is a portable, handheld, battery-operated device in an embodiment in accordance with the invention.
- Digital camera phone 502 produces digital images that are stored in memory 506, which can be, for example, an internal Flash EPROM memory or a removable memory card.
- memory 506 can be, for example, an internal Flash EPROM memory or a removable memory card.
- Other types of digital image storage media such as magnetic hard drives, magnetic tape, or optical disks, can alternatively be used to implement memory 506.
- Digital camera phone 502 uses lens 508 to focus light from a scene (not shown) onto image sensor array 510 of active pixel sensor 512.
- Image sensor array 510 provides color image information using the Bayer color filter pattern in an embodiment in accordance with the invention.
- Image sensor array 510 is controlled by timing generator 514, which also controls flash 516 in order to illuminate the scene when the ambient illumination is low.
- the analog output signals output from the image sensor array 510 are amplified and converted to digital data by analog-to-digital (AJO) converter circuit 518.
- the digital data are stored in buffer memory 520 and subsequently processed by digital processor 522.
- Digital processor 522 is controlled by the firmware stored in firmware memory 524, which can be flash EPROM memory.
- Digital processor 522 includes real-time clock 526, which keeps the date and time even when digital camera phone 502 and digital processor 522 are in a low power state.
- the processed digital image files are stored in memory 506.
- Memory 506 can also store other types of data, such as, for example, music files (e.g. MP3 files), ring tones, phone numbers, calendars, and to-do lists.
- digital camera phone 502 captures still images.
- Digital processor 522 performs color interpolation followed by color and tone correction, in order to produce rendered sRGB image data.
- the rendered sRGB image data are then compressed and stored as an image file in memory 506.
- the image data can be compressed pursuant to the JPEG format, which uses the known "Exif ' image format.
- This format includes an Exif application segment that stores particular image metadata using various TIFF tags. Separate TIFF tags can be used, for example, to store the date and time the picture was captured, the lens f/number and other camera settings, and to store image captions.
- Digital processor 522 produces different image sizes that are selected by the user in an embodiment in accordance with the invention.
- One such size is the low-resolution "thumbnail" size image.
- Generating thumbnail-size images is described in commonly assigned U.S. Patent No. 5,164,831, entitled “Electronic Still Camera Providing Multi-Format Storage OfFuIl And Reduced Resolution Images” to Kuchta, et al..
- the thumbnail image is stored in RAM memory 528 and supplied to display 530, which can be, for example, an active matrix LCD or organic light emitting diode (OLED).
- Generating thumbnail size images allows the captured images to be reviewed quickly on color display 530.
- digital camera phone 502 also produces and stores video clips.
- a video clip is produced by summing multiple pixels of image sensor array 510 together (e.g. summing pixels of the same color within each 4 column x 4 row area of the image sensor array 510) to create a lower resolution video image frame.
- the video image frames are read from image sensor array 510 at regular intervals, for example, using a 15 frame per second readout rate.
- Audio codec 532 is connected to digital processor 520 and receives an audio signal from microphone (Mic) 534. Audio codec 532 also provides an audio-signal to speaker 536. These components are used both for telephone conversations and to record and playback an audio track, along with a video sequence or still image. Speaker 536 is also used to inform the user of an incoming phone call in an embodiment in accordance with the invention.
- a vibration device (not shown) can be used to provide a silent (e.g. non- audible) notification of an incoming phone call.
- Digital processor 522 is connected to wireless modem 540, which enables digital camera phone 502 to transmit and receive information via radio frequency (RF) channel 542.
- Wireless modem 540 communicates with mobile phone network 538 using another RF link (not shown), such as a 3GSM network.
- Mobile phone network 538 communicates with photo service provider 544, which stores digital images uploaded from digital camera phone 502. Other devices, including computing device 504, access these images via the Internet 546.
- Mobile phone network 538 also connects to a standard telephone network (not shown) in order to provide normal telephone service in an embodiment in accordance with the invention.
- a graphical user interface (not shown) is displayed on display 530 and controlled by user controls 548.
- User controls 548 include dedicated push buttons (e.g. a telephone keypad) to dial a phone number, a control to set the mode (e.g. "phone” mode, "calendar” mode” “camera” mode), a joystick controller that includes 4-way control (up, down, left, right) and a push-button center “OK” or "select” switch, in embodiments in accordance with the invention.
- Dock 550 recharges the batteries (not shown) in digital camera phone 502.
- Dock 550 connects digital camera phone 502 to computing device 504 via dock interface 552.
- Dock interface 552 is implemented as wired interface, such as a USB interface, in an embodiment in accordance with the invention.
- dock interface 552 is implemented as a wireless interface, such as a Bluetooth or an IEEE 802.1 Ib wireless interface.
- Dock interface 552 is used to download images from memory 506 to computing device 504. Dock interface 552 is also used to transfer calendar information from computing device 504 to memory 506 in digital camera phone 502.
Landscapes
- Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Electromagnetism (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Solid State Image Pick-Up Elements (AREA)
- Transforming Light Signals Into Electric Signals (AREA)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/058,845 US7858915B2 (en) | 2008-03-31 | 2008-03-31 | Active pixel sensor having two wafers |
PCT/US2009/001951 WO2009123693A1 (en) | 2008-03-31 | 2009-03-27 | Active pixel sensor having two wafers |
Publications (1)
Publication Number | Publication Date |
---|---|
EP2257982A1 true EP2257982A1 (en) | 2010-12-08 |
Family
ID=40720010
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP09728194A Withdrawn EP2257982A1 (en) | 2008-03-31 | 2009-03-27 | Active pixel sensor having two wafers |
Country Status (7)
Country | Link |
---|---|
US (1) | US7858915B2 (ko) |
EP (1) | EP2257982A1 (ko) |
JP (1) | JP2011517510A (ko) |
KR (1) | KR20100129780A (ko) |
CN (1) | CN101960596B (ko) |
TW (1) | TWI442555B (ko) |
WO (1) | WO2009123693A1 (ko) |
Families Citing this family (26)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100922924B1 (ko) * | 2007-12-28 | 2009-10-22 | 주식회사 동부하이텍 | 이미지센서 및 그 제조방법 |
US20100149379A1 (en) * | 2008-12-16 | 2010-06-17 | Summa Joseph R | Image sensor with three-dimensional interconnect and ccd |
US9196547B2 (en) * | 2009-04-03 | 2015-11-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Dual shallow trench isolation and related applications |
US20110156197A1 (en) * | 2009-12-31 | 2011-06-30 | Tivarus Cristian A | Interwafer interconnects for stacked CMOS image sensors |
FR2958079B1 (fr) * | 2010-03-26 | 2012-09-21 | Commissariat Energie Atomique | Dispositif imageur cmos a architecture en trois dimensions |
TWI513301B (zh) | 2010-06-02 | 2015-12-11 | Sony Corp | 半導體裝置,固態成像裝置及相機系統 |
US20120002092A1 (en) | 2010-06-30 | 2012-01-05 | Guidash Robert M | Low noise active pixel sensor |
JP5570377B2 (ja) * | 2010-09-30 | 2014-08-13 | キヤノン株式会社 | 固体撮像装置 |
US8969779B2 (en) * | 2011-02-11 | 2015-03-03 | Nokia Corporation | Photodetecting structure with photon sensing graphene layer(s) and vertically integrated graphene field effect transistor |
US8637800B2 (en) * | 2011-04-19 | 2014-01-28 | Altasens, Inc. | Image sensor with hybrid heterostructure |
DE102011101835A1 (de) * | 2011-05-16 | 2012-11-22 | Arnold & Richter Cine Technik Gmbh & Co. Betriebs Kg | Bildsensor |
US8339494B1 (en) * | 2011-07-29 | 2012-12-25 | Truesense Imaging, Inc. | Image sensor with controllable vertically integrated photodetectors |
US8829637B2 (en) | 2011-07-29 | 2014-09-09 | Semiconductor Components Industries, Llc | Image sensor with controllable vertically integrated photodetectors using a buried layer |
US9070611B2 (en) | 2011-07-29 | 2015-06-30 | Semiconductor Components Industries, Llc | Image sensor with controllable vertically integrated photodetectors |
US8730362B2 (en) | 2011-07-29 | 2014-05-20 | Truesense Imaging, Inc. | Image sensor with controllable vertically integrated photodetectors |
US8946612B2 (en) | 2011-07-29 | 2015-02-03 | Semiconductor Components Industries, Llc | Image sensor with controllable vertically integrated photodetectors |
US8736728B2 (en) | 2011-07-29 | 2014-05-27 | Truesense Imaging, Inc. | Image sensor with controllable vertically integrated photodetectors |
US8890047B2 (en) * | 2011-09-21 | 2014-11-18 | Aptina Imaging Corporation | Stacked-chip imaging systems |
US8686342B2 (en) * | 2012-04-09 | 2014-04-01 | Omnivision Technologies, Inc. | Double-sided image sensor formed on a single semiconductor wafer die |
US8773562B1 (en) | 2013-01-31 | 2014-07-08 | Apple Inc. | Vertically stacked image sensor |
JP5962533B2 (ja) * | 2013-02-13 | 2016-08-03 | ソニー株式会社 | 固体撮像素子、駆動方法、および撮像装置 |
US9526468B2 (en) | 2014-09-09 | 2016-12-27 | General Electric Company | Multiple frame acquisition for exposure control in X-ray medical imagers |
CN104967763B (zh) * | 2015-06-09 | 2019-04-26 | 联想(北京)有限公司 | 一种图像采集器件、图像采集方法及电子设备 |
US10014333B2 (en) * | 2015-08-26 | 2018-07-03 | Semiconductor Components Industries, Llc | Back-side illuminated pixels with interconnect layers |
JP6963873B2 (ja) | 2017-05-26 | 2021-11-10 | ソニーセミコンダクタソリューションズ株式会社 | 固体撮像素子、固体撮像素子の製造方法および電子機器 |
FR3114439B1 (fr) * | 2020-09-18 | 2022-10-07 | Commissariat Energie Atomique | Circuit microelectronique tridimensionnel a repartition optimisee de ses fonctions numerique et analogique |
Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2007228460A (ja) * | 2006-02-27 | 2007-09-06 | Mitsumasa Koyanagi | 集積センサを搭載した積層型半導体装置 |
Family Cites Families (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3031606B2 (ja) | 1995-08-02 | 2000-04-10 | キヤノン株式会社 | 固体撮像装置と画像撮像装置 |
US6380572B1 (en) * | 1998-10-07 | 2002-04-30 | California Institute Of Technology | Silicon-on-insulator (SOI) active pixel sensors with the photosite implemented in the substrate |
JP3713418B2 (ja) | 2000-05-30 | 2005-11-09 | 光正 小柳 | 3次元画像処理装置の製造方法 |
JP5105695B2 (ja) | 2001-11-05 | 2012-12-26 | カミヤチョウ アイピー ホールディングス | 固体イメージセンサおよびその製造方法 |
US6927432B2 (en) * | 2003-08-13 | 2005-08-09 | Motorola, Inc. | Vertically integrated photosensor for CMOS imagers |
US7160753B2 (en) * | 2004-03-16 | 2007-01-09 | Voxtel, Inc. | Silicon-on-insulator active pixel sensors |
JP4742523B2 (ja) | 2004-06-14 | 2011-08-10 | ソニー株式会社 | 固体撮像素子及びその駆動方法 |
KR100610481B1 (ko) * | 2004-12-30 | 2006-08-08 | 매그나칩 반도체 유한회사 | 수광영역을 넓힌 이미지센서 및 그 제조 방법 |
KR100782463B1 (ko) * | 2005-04-13 | 2007-12-05 | (주)실리콘화일 | 3차원 구조를 갖는 이미지 센서의 분리형 단위화소 및 그제조방법 |
FR2888989B1 (fr) * | 2005-07-21 | 2008-06-06 | St Microelectronics Sa | Capteur d'images |
KR100775058B1 (ko) * | 2005-09-29 | 2007-11-08 | 삼성전자주식회사 | 픽셀 및 이를 이용한 이미지 센서, 그리고 상기 이미지센서를 포함하는 이미지 처리 시스템 |
DE102006012908A1 (de) | 2006-03-10 | 2007-09-13 | Deutsches Zentrum für Luft- und Raumfahrt e.V. | Elektroden-Membran-Einheit und Brennstoffzelle |
FR2904143A1 (fr) * | 2006-07-24 | 2008-01-25 | St Microelectronics Sa | Capteur d'images eclaire par la face arriere a temperature de substrat uniforme |
US8049256B2 (en) * | 2006-10-05 | 2011-11-01 | Omnivision Technologies, Inc. | Active pixel sensor having a sensor wafer connected to a support circuit wafer |
-
2008
- 2008-03-31 US US12/058,845 patent/US7858915B2/en active Active
-
2009
- 2009-03-27 EP EP09728194A patent/EP2257982A1/en not_active Withdrawn
- 2009-03-27 WO PCT/US2009/001951 patent/WO2009123693A1/en active Application Filing
- 2009-03-27 CN CN200980108186.XA patent/CN101960596B/zh active Active
- 2009-03-27 KR KR1020107024103A patent/KR20100129780A/ko not_active Application Discontinuation
- 2009-03-27 JP JP2011501844A patent/JP2011517510A/ja active Pending
- 2009-03-30 TW TW098110514A patent/TWI442555B/zh active
Patent Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2007228460A (ja) * | 2006-02-27 | 2007-09-06 | Mitsumasa Koyanagi | 集積センサを搭載した積層型半導体装置 |
Also Published As
Publication number | Publication date |
---|---|
CN101960596B (zh) | 2012-07-18 |
US7858915B2 (en) | 2010-12-28 |
WO2009123693A1 (en) | 2009-10-08 |
TWI442555B (zh) | 2014-06-21 |
JP2011517510A (ja) | 2011-06-09 |
KR20100129780A (ko) | 2010-12-09 |
CN101960596A (zh) | 2011-01-26 |
US20090242950A1 (en) | 2009-10-01 |
TW201001689A (en) | 2010-01-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7858915B2 (en) | Active pixel sensor having two wafers | |
US8049256B2 (en) | Active pixel sensor having a sensor wafer connected to a support circuit wafer | |
US7965329B2 (en) | High gain read circuit for 3D integrated pixel | |
EP2321959B1 (en) | Image sensor pixel with charge domain summing | |
KR20100133445A (ko) | 확장된 공핍 깊이를 갖는 광검출기 | |
US20120002092A1 (en) | Low noise active pixel sensor | |
KR101438710B1 (ko) | 넓은 애퍼처 이미지 센서 픽셀 | |
US20090283665A1 (en) | Image sensor with an aligned optical assembly |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
17P | Request for examination filed |
Effective date: 20100929 |
|
AK | Designated contracting states |
Kind code of ref document: A1 Designated state(s): AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO SE SI SK TR |
|
AX | Request for extension of the european patent |
Extension state: AL BA RS |
|
17Q | First examination report despatched |
Effective date: 20110323 |
|
DAX | Request for extension of the european patent (deleted) | ||
RAP1 | Party data changed (applicant data changed or rights of an application transferred) |
Owner name: OMNIVISION TECHNOLOGIES, INC. |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: THE APPLICATION IS DEEMED TO BE WITHDRAWN |
|
18D | Application deemed to be withdrawn |
Effective date: 20110803 |