EP1258888A2 - Multi-port memory cell with refresh port - Google Patents
Multi-port memory cell with refresh port Download PDFInfo
- Publication number
- EP1258888A2 EP1258888A2 EP02010359A EP02010359A EP1258888A2 EP 1258888 A2 EP1258888 A2 EP 1258888A2 EP 02010359 A EP02010359 A EP 02010359A EP 02010359 A EP02010359 A EP 02010359A EP 1258888 A2 EP1258888 A2 EP 1258888A2
- Authority
- EP
- European Patent Office
- Prior art keywords
- coupled
- memory cell
- transistor
- refresh
- gate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Ceased
Links
- 230000002411 adverse Effects 0.000 description 2
- 230000003213 activating effect Effects 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 230000009977 dual effect Effects 0.000 description 1
- 230000003116 impacting effect Effects 0.000 description 1
- 230000014759 maintenance of location Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 239000004065 semiconductor Substances 0.000 description 1
- 230000003068 static effect Effects 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/406—Management or control of the refreshing or charge-regeneration cycles
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
- G11C11/409—Read-write [R-W] circuits
- G11C11/4091—Sense or sense/refresh amplifiers, or associated sense circuitry, e.g. for coupled bit-line precharging, equalising or isolating
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/41—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger
- G11C11/412—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger using field-effect transistors only
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B10/00—Static random access memory [SRAM] devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/01—Manufacture or treatment
- H10B12/02—Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
- H10B12/05—Making the transistor
Definitions
- the gate of the storage transistor is coupled to a voltage greater than V DD to increase the charge stored by the storage transistor.
- Providing a voltage greater than V DD is described in concurrently filed US patent application titled: "Memory Cell With Improved Retention Time", USSN 09/855,167 (attorney docket number: 00E 16996SG), which is herein incorporated by reference for all purposes.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Dram (AREA)
- Static Random-Access Memory (AREA)
Abstract
Description
- This is a continuation-in-part of patent applications, titled: "Dual-Port Memory Cell", USSN 09/806,299 (attorney docket number: 98P02816US); "Single-Port Memory Cell", USSN O9/806,395 (attorney docket number: 98P 02842US) and "Layout for a Semiconductor Memory", USSN 09/615,987 (attorney docket number: 98P 2864US).
- The present invention relates generally to memory cells. More particularly, the invention relates to multi-port memory cells having improved performance.
- Integrated circuits (ICs) such as digital signal processors (DSPs) include on-chip memory to store information. The on-chip memory typically comprises, for example, an array of static random access memory (SRAM) cells connected by word lines in one direction and bit lines in another direction. The information stored in the SRAM cells are maintained until power is removed from the IC. Sense amplifiers are coupled to the bit lines to facilitate memory accesses, such as reads or writes. A sense amplifier is coupled to a pair of bit lines and senses a differential voltage indicative of the information stored in the selected memory cell on the bit line pair.
- Fig. 1 shows a
conventional SRAM cell 101. The SRAM cell comprises first andsecond transistors 110 and 120 coupled to alatch 130, which stores a bit of information. One transistor is coupled to abit line 140 and the other is coupled to abit line complement 141 while the gates are coupled to aword line 135. The latch includes first andsecond inverters - Smaller SRAM cells using less than six transistors have been proposed to reduce chip size. However, the charge stored in such cells dissipates overtime. In order to restore the information stored in the cell, a refresh operation is required. Typically, refreshing of memory cells interrupt the normal operation, adversely impacting performance.
- As evidenced from the above discussion, it is desirable to provide an improved memory cell in which refresh operations do not adversely impact performance.
- The present invention relates generally to memory cells. More particularly, the invention relates to multi-port memory cells. In one embodiment, the memory cell comprises a plurality of first access transistors coupled to a first terminal of a storage transistor and a second access transistor coupled to a second terminal of the storage transistor. Bit lines are coupled to the access transistors and word lines are coupled to the gates of access transistors. In one embodiment, one of the access transistors serve as a dedicated refresh port of the memory cell.
-
- Fig. 1 shows a conventional SRAM cell;
- Fig. 2 shows a memory cell in accordance with one embodiment of the invention; and
- Fig. 3 shows a memory cell in accordance with another embodiment of the invention.
-
- Fig. 2 shows a dual-
port memory cell 101 in accordance with one embodiment of the invention. The memory cell comprisesaccess transistors 2201-2 and arefresh access transistor 210 coupled to astorage transistor 230. The transistors, in one embodiment, are n-FETs. The use of p-FETs or a combination of n and p-FETs is also useful. The access transistors serve as memory access ports, each coupled to a bit line (2401 or 2412) and a word line (2351 or 2352). In one embodiment, the first access transistor'sfirst terminal 2211 is coupled to thebit line 2401 and its gate 2231 is coupled to theword line 2351. Similarly, the second access transistor'sfirst terminal 2212 is coupled tobit line 2402 and its gate 2232 is coupled toword line 2352. The memory cell can be accessed (read or write) either through the first or second port.Second terminals 2221-2 of the access transistors are coupled to afirst terminal 231 of the storage transistor. - The refresh transistor is coupled to a
refresh bit line 295 and arefresh word line 290. In one embodiment, the refresh transistor'sfirst terminal 211 is coupled to the refresh bit line and itsgate 213 is coupled to the refresh word line. Asecond terminal 212 is coupled to asecond terminal 232 of the storage transistor. Alternatively, the refresh transistor can be coupled to the first terminal of the storage transistor and one of the access transistor is coupled to the second terminal of the storage transistor. - A
gate 233 of the storage transistor is coupled to an active signal to keep the transistor in the on state (i.e., conductive) when the IC is in operation. In one embodiment, VDD is coupled to the gate of an n-FET storage transistor. When power is applied to the IC, the first and second terminals of the storage transistor are coupled together to form node A. The first and second terminals are isolated from each other when power is removed from the IC. - In an alternative embodiment, the gate of the storage transistor is coupled to a voltage greater than VDD to increase the charge stored by the storage transistor. Providing a voltage greater than VDD is described in concurrently filed US patent application titled: "Memory Cell With Improved Retention Time", USSN 09/855,167 (attorney docket number: 00E 16996SG), which is herein incorporated by reference for all purposes.
- A memory access can be performed via either the first or second port of the memory cell. An access to the first port is achieved by activating the word line 2351 (e.g., logic 1 for an n-FET and logic 0 for a p-FET) to render the first access transistor conductive. As a result, node A is coupled to the bit line via the first access transistor's
first terminal 2211. The charge stored at node A is transferred to the bit line for a read access or the charge on the bit line is transferred to node A for a write access by write circuitry (not shown). Accessing the second port of the memory cell is achieved by selecting theword line 2352 coupled to the second access transistor to coupled node A to thebit line 2402. In one embodiment, a boosted voltage can be used to drive the word line. - Refreshing of the memory cell is accomplished using the refresh port of the memory cell. To perform a refresh, the
refresh word line 290 is activated to couple node A to the refresh bit line. The charge stored in node A is sensed and restored. The refresh word line is deactivated upon completion of the refresh. In one embodiment, a boosted voltage can be used to activate the refresh word line. By providing a separate refresh port, refresh operations can be performed without hindering normal cell operations. - Fig. 3 shows a multi-port memory cell in accordance with another embodiment of the invention. The memory cell comprises
access transistors 2201,2...i and arefresh access transistor 210 coupled to astorage transistor 230. The access transistors serve as memory access ports, each coupled to a respective bit line (2401,2...i) and a word line (2351,2 ...i). In one embodiment, the access transistors'first terminals 2211,2,...i are coupled to the bit lines. The memory cell can be accessed (read or write) through any of the access ports.Second terminals 2221,2,...i of the access transistors are coupled to a first terminal 241 of the storage transistor. - The refresh transistor is coupled to a
refresh bit line 295 and arefresh word line 290. In one embodiment, the refresh transistor'sfirst terminal 211 is coupled to the refresh bit line and itsgate 213 is coupled to the refresh word line. Asecond terminal 212 is coupled to asecond terminal 232 of the storage transistor. Alternatively, the access and refresh transistors can be coupled to either the first or second terminal of the storage transistor, as long as at least one transistor is coupled to each terminal of the storage transistor. - A
gate 233 of the storage transistor is coupled to an active signal to render the transistor conductive when the IC is in operation. In one embodiment, VDD is coupled to the gate of an n-FET storage transistor. Alternatively, the gate of the storage transistor is coupled to a voltage greater than VDD. The operation of the multi-port memory cell is similar to the dual port cell described in Fig. 2. - While the invention has been particularly shown and described with reference to various embodiments, it will be recognized by those skilled in the art that modifications and changes may be made to the present invention without departing from the spirit and scope thereof. The scope of the invention should therefore be determined not with reference to the above description but with reference to the appended claims along with their full scope of equivalents.
Claims (17)
- A memory cell comprising:a storage transistor having a gate and first and second terminals, the first and second terminals respectively coupled to the second terminals of the first and second access transistors; anda plurality of first access transistors and a second access transistor, each having a gate and first and second terminals, the second terminals of the first access transistors coupled to the first terminal of the storage transistor, the second terminal of the second access transistor coupled to the second terminal of the storage transistor, the first terminals of the first and second access transistors coupled to respective bit lines, and the gates of the first and second transistors coupled to respective word lines.
- The memory cell of claim 1 wherein one of the first or second access transistors serves as a refresh transistor.
- The memory cell of claim 2 wherein the second access transistor serves as a refresh transistor.
- The memory cell of claim 3 wherein the first access transistors serve as memory access ports.
- The memory cell of claim 3 wherein the gate of the refresh transistor is coupled to a refresh word line.
- The memory cell of claim 5 wherein the first terminal of the refresh transistor is coupled to a refresh bit line.
- The memory cell of claim 6 wherein the gate of the storage transistor is coupled to an active signal.
- The memory cell of claim 7 wherein the gate of the storage transistor is coupled to VDD.
- The memory cell of claim 7 wherein the gate of the storage transistor is coupled to a voltage greater than VDD.
- The memory cell of claim 2 wherein the gate of the refresh transistor is coupled to a refresh word line.
- The memory cell of claim 10 wherein the first terminal of the refresh transistor is coupled to a refresh bit line.
- The memory cell of claim 11 wherein the gate of the storage transistor is coupled to an active signal.
- The memory cell of claim 12 wherein the gate of the storage transistor is coupled to VDD.
- The memory cell of claim 12 wherein the gate of the storage transistor is coupled to a voltage greater than VDD.
- The memory cell of claim 1 wherein the gate of the storage transistor is coupled to an active signal.
- The memory cell of claim 15 wherein the gate of the storage transistor is coupled to VDD.
- The memory cell of claim 15 wherein the gate of the storage transistor is coupled to a voltage greater than VDD.
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/855,164 US6545905B2 (en) | 2000-07-14 | 2001-05-14 | Multi-port memory cell with refresh port |
US855164 | 2001-05-14 |
Publications (2)
Publication Number | Publication Date |
---|---|
EP1258888A2 true EP1258888A2 (en) | 2002-11-20 |
EP1258888A3 EP1258888A3 (en) | 2004-04-14 |
Family
ID=25320499
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP02010359A Ceased EP1258888A3 (en) | 2001-05-14 | 2002-05-07 | Multi-port memory cell with refresh port |
Country Status (2)
Country | Link |
---|---|
US (1) | US6545905B2 (en) |
EP (1) | EP1258888A3 (en) |
Families Citing this family (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6768668B2 (en) * | 2001-06-12 | 2004-07-27 | Infineon Technologies Aktiengesellschaft | Converting volatile memory to non-volatile memory |
US7617356B2 (en) * | 2002-12-31 | 2009-11-10 | Intel Corporation | Refresh port for a dynamic memory |
US7277990B2 (en) | 2004-09-30 | 2007-10-02 | Sanjeev Jain | Method and apparatus providing efficient queue descriptor memory access |
US7418543B2 (en) | 2004-12-21 | 2008-08-26 | Intel Corporation | Processor having content addressable memory with command ordering |
US7555630B2 (en) | 2004-12-21 | 2009-06-30 | Intel Corporation | Method and apparatus to provide efficient communication between multi-threaded processing elements in a processor unit |
US7467256B2 (en) | 2004-12-28 | 2008-12-16 | Intel Corporation | Processor having content addressable memory for block-based queue structures |
US7619942B2 (en) * | 2005-09-29 | 2009-11-17 | Hynix Semiconductor Inc. | Multi-port memory device having self-refresh mode |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS55153194A (en) * | 1979-05-18 | 1980-11-28 | Nec Corp | Integrated semiconductor memory unit |
US5923593A (en) * | 1996-12-17 | 1999-07-13 | Monolithic Systems, Inc. | Multi-port DRAM cell and memory system using same |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0734311B2 (en) * | 1986-01-21 | 1995-04-12 | 株式会社東芝 | Memory cell |
US4958318A (en) * | 1988-07-08 | 1990-09-18 | Eliyahou Harari | Sidewall capacitor DRAM cell |
US5040146A (en) * | 1989-04-21 | 1991-08-13 | Siemens Aktiengesellschaft | Static memory cell |
US6549451B2 (en) * | 1998-09-30 | 2003-04-15 | Raj Kumar Jain | Memory cell having reduced leakage current |
EP1131824B1 (en) * | 1998-09-30 | 2003-03-12 | Infineon Technologies AG | Single-port memory location |
US6118689A (en) * | 1999-10-27 | 2000-09-12 | Kuo; James B. | Two-port 6T CMOS SRAM cell structure for low-voltage VLSI SRAM with single-bit-line simultaneous read-and-write access (SBLSRWA) capability |
-
2001
- 2001-05-14 US US09/855,164 patent/US6545905B2/en not_active Expired - Lifetime
-
2002
- 2002-05-07 EP EP02010359A patent/EP1258888A3/en not_active Ceased
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS55153194A (en) * | 1979-05-18 | 1980-11-28 | Nec Corp | Integrated semiconductor memory unit |
US5923593A (en) * | 1996-12-17 | 1999-07-13 | Monolithic Systems, Inc. | Multi-port DRAM cell and memory system using same |
Also Published As
Publication number | Publication date |
---|---|
US6545905B2 (en) | 2003-04-08 |
EP1258888A3 (en) | 2004-04-14 |
US20020167835A1 (en) | 2002-11-14 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7742326B2 (en) | 8T SRAM cell with higher voltage on the read WL | |
US7483332B2 (en) | SRAM cell using separate read and write circuitry | |
US7110318B2 (en) | Semiconductor memory device | |
US7319606B2 (en) | Memory | |
US20020167845A1 (en) | Reducing leakage current in memory cells | |
KR100702355B1 (en) | Semiconductor memory having dual port cell supporting hidden refresh | |
US7123504B2 (en) | Semiconductor integrated circuit device having static random access memory mounted thereon | |
US6888730B2 (en) | Content addressable memory cell | |
US6188594B1 (en) | Reduced-pitch 6-transistor NMOS content-addressable-memory cell | |
US6469924B2 (en) | Memory architecture with refresh and sense amplifiers | |
US6178134B1 (en) | Static random access memory with global bit-lines | |
US6078513A (en) | NMOS dynamic content-addressable-memory CAM cell with self-booting pass transistors and local row and column select | |
US6215694B1 (en) | Self-restoring single event upset (SEU) hardened multiport memory cell | |
US6545905B2 (en) | Multi-port memory cell with refresh port | |
US20030133322A1 (en) | Compact SRAM cell layout for implementing one-port or two-port operation | |
US6549451B2 (en) | Memory cell having reduced leakage current | |
US6469925B1 (en) | Memory cell with improved retention time | |
US5894432A (en) | CMOS memory cell with improved read port | |
US6493256B1 (en) | Semiconductor memory device | |
US6487107B1 (en) | Retention time of memory cells by reducing leakage current | |
US6011711A (en) | SRAM cell with p-channel pull-up sources connected to bit lines | |
KR100479291B1 (en) | Semiconductor memory device having nonvolatile memory cell of high operating stability | |
KR100436065B1 (en) | Semiconductor memory device, especially detecting and amplifying voltage difference between a bit line and an inverted bit line | |
KR20070093346A (en) | Static random access memory device haivng a high-bandwidth and occupying a small area | |
JPH0810552B2 (en) | Semiconductor memory device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
AK | Designated contracting states |
Kind code of ref document: A2 Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LI LU MC NL PT SE TR |
|
AX | Request for extension of the european patent |
Free format text: AL;LT;LV;MK;RO;SI |
|
PUAL | Search report despatched |
Free format text: ORIGINAL CODE: 0009013 |
|
AK | Designated contracting states |
Kind code of ref document: A3 Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LI LU MC NL PT SE TR |
|
AX | Request for extension of the european patent |
Extension state: AL LT LV MK RO SI |
|
RIC1 | Information provided on ipc code assigned before grant |
Ipc: 7G 11C 11/402 B Ipc: 7G 11C 11/412 A |
|
17P | Request for examination filed |
Effective date: 20041011 |
|
AKX | Designation fees paid |
Designated state(s): DE FR GB |
|
17Q | First examination report despatched |
Effective date: 20061222 |
|
17Q | First examination report despatched |
Effective date: 20061222 |
|
RAP1 | Party data changed (applicant data changed or rights of an application transferred) |
Owner name: INFINEON TECHNOLOGIES AG |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: THE APPLICATION HAS BEEN REFUSED |
|
18R | Application refused |
Effective date: 20090321 |