EP0919982B1 - Liquid crystal display controller with subframe control - Google Patents

Liquid crystal display controller with subframe control Download PDF

Info

Publication number
EP0919982B1
EP0919982B1 EP19980121762 EP98121762A EP0919982B1 EP 0919982 B1 EP0919982 B1 EP 0919982B1 EP 19980121762 EP19980121762 EP 19980121762 EP 98121762 A EP98121762 A EP 98121762A EP 0919982 B1 EP0919982 B1 EP 0919982B1
Authority
EP
European Patent Office
Prior art keywords
data
display
buffer
controller
pixel
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
EP19980121762
Other languages
German (de)
French (fr)
Other versions
EP0919982A1 (en
Inventor
On Ki Andrew Chu
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Motorola Solutions Inc
Original Assignee
Motorola Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Motorola Inc filed Critical Motorola Inc
Publication of EP0919982A1 publication Critical patent/EP0919982A1/en
Application granted granted Critical
Publication of EP0919982B1 publication Critical patent/EP0919982B1/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • G09G3/2007Display of intermediate tones
    • G09G3/2018Display of intermediate tones by time modulation using two or more time intervals
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • G09G3/34Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
    • G09G3/36Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
    • G09G3/3611Control of matrices with row and column drivers
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G5/00Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators
    • G09G5/08Cursor circuits

Definitions

  • This invention relates to a controller for a display and in particular to a LCD controller that requires a reduced amount of memory.
  • a LCD has a matrix of picture elements or pixels. Each pixel can be switched to an opaque state or a clear state by application of corresponding voltage levels, and by selectively applying the voltage levels to each of the pixels, information is presented on the display.
  • N denotes the number of different shades or levels from the opaque to the clear states.
  • information indicating the grey level for each pixel is stored in a memory known as a pixel buffer which is located in the LCD controller.
  • the pixel buffer In a binary based system, the pixel buffer must store log 2 N bits per pixel for a display to have N grey levels. For example, when 4 grey levels are required, the pixel buffer needs to store 2 binary digits or bits per pixel, and when 16 grey levels are required, the pixel buffer stores 4 bits per pixel. Consequently, the larger the number of grey levels the larger the amount of memory required for a pixel buffer.
  • European patent application EP0766222 teaches a display controller having a memory for storing a display frame of bit plane data, which switches the pixels on a display.
  • the size of the memory which is required must accommodate at least the number of pixels to fill one frame on the display, and when displays having different numbers of pixels are used with the controller, the memory may need to be changed to match the display.
  • PCT patent application WO9209064 also teaches a display memory which stores at least two frames of switching data which switches the pixels on a display.
  • the size of the memory is greater than a single frame of the display.
  • DMA direct memory access
  • the present invention therefore seeks to provide a LCD controller whose memory requirement does not increase substantially in proportion to the number of grey levels to be displayed.
  • the invention provides a display comprising:
  • the invention provides a method in a liquid crystal display (LCD) controller comprising the steps of:
  • a liquid crystal display (LCD) controller 10 receives information from a central processing unit (CPU) 12 which includes information for display on a display 25, and information on how the information for display is to be displayed.
  • the information for display indicates which picture elements (pixels) on the display 25 of the display module 23 are to be turned ON and which are to be turned OFF, and when this information is provided to a display, the information is displayed in "black” and "white” only.
  • the information on how the information for display is to be displayed includes pixel intensity data that indicate the selected frequency at which each pixel is to be switched ON and OFF, the particular pixels can be displayed having selected "grey" levels or tones.
  • the LCD controller 10 is coupled to the CPU 12 and a memory 16 via an address bus 18 and a data bus 21.
  • a memory controller 14 is coupled between the memory 16 and the CPU 12 to control access by the CPU 12 to the memory 16.
  • the LCD controller 10 is also coupled to a display module 23 having the display 25 with a matrix of pixels thereon.
  • the LCD controller 10 includes control registers 31 that are coupled to the address bus 18 and the data bus 21, and to provide an output to a direct memory access (DMA) controller 33.
  • the control registers 31 receive, store, and provide control information to and from the CPU 12, and the control information determines the operation of the LCD controller 10.
  • the DMA controller 33 is also coupled to the address bus 18 and the data bus 21, and is coupled to provide an output to a screen panning circuit 35.
  • the DMA controller 33 controls the transfer of data from the memory 16 to the LCD controller 10.
  • the DMA controller 33 also has an input that is coupled to receive control information from the control registers 31 that determines the operation of the DMA controller 33.
  • the DMA controller 33 also has an input for receiving a low data signal and an input for receiving a buffer full signal. Upon receipt of the low data signal the DMA controller 33 will transfer more data from the memory 16 to the LCD controller 10, and upon receiving the buffer full signal the DMA controller 33 stops transferring data from the memory to the LCD controller 10.
  • the screen panning circuit 35 shifts the information displayed on the display 25 horizontally by a number of pixels, where the number of pixels is programmed in the control registers 31.
  • the screen panning circuit 35 has an output which is coupled to a frame rate controller 37.
  • the frame rate controller 37 receives a frame synchronising signal (32 in FIG. 2) and information including pixel intensity data from the memory 16, and controls the switching or ON/OFF frequency of the pixels on the display 25 so that the pixels will be displayed in accordance with the pixel intensity data.
  • the frame rate controller 37 provides an output to a cursor logic circuit 39 which provides an output to a pixels buffer 41.
  • the cursor logic circuit 39 adds the cursor to the information displayed on the display 25 and is implemented by overlay or logic operation of the pixels with a predefined cursor bitmap.
  • the pixels buffer 41 is a first-in-first-out (FIFO) structure that holds information being displayed on the display 25.
  • the information provided from the output of the pixels buffer 41 is only the ON/OFF switching information for each of the pixels on the display 25.
  • the number of storage locations for storing bits in the pixel buffer 41 can equal the number of pixels on the display 25.
  • the number of storage locations in the pixel buffer 41 is less than the number of pixels on the display 25, and several transfers of pixel intensity data are made from the memory 16 to the frame rate controller 37 under the control of the DMA controller 31 to provide switching data for all the pixels on the display 25.
  • a trade off is made based upon the amount of data traffic caused by the frequency of data transfer and the size of the pixel buffer 41.
  • the pixels buffer 41 has an output that provides the low data signal and an output that provides the buffer full signal, to the DMA controller 33.
  • the pixels buffer provides the low data signal when the switching data in the pixels buffer 41 is less than a predetermined level. For example, when the predetermined level is 2 data words for a pixels buffer having a 4 data word capacity, the pixels buffer will generate the low data signal when 2 or less data words remain in the pixels buffer. When there are 4 data words in the pixels buffer, the pixels buffer will stop transferring data from the memory 16 to the frame rate controller 37.
  • the output of the pixels buffer 41 is provided to a LCD interface 42 that packs the display data so that it matches control signals, data bus width and polarity of the display module 23.
  • the LCD interface 42 converts the output of the pixels buffer 41 into a form suitable for switching pixels on the display 25, and provides the converted information to the display module 23.
  • FIG. 2 the simplified block diagram will be used to describe the operation of the LCD controller 10 for a 4 level grey scale display.
  • pixels 45 on the display can have one of four intensity levels.
  • 4 complete screens of pixels, each referred to as a frame 50, 50A, 50B and 50C, are displayed sequentially in accordance with a frame synchronising signal.
  • the number of frames of the four frames 50, 50A, 50B and 50C in which the pixels 45 are switched ON determines the intensity of those pixels on the display (25 in FIG. 1).
  • a pixel has the highest intensity when it is switched ON in all the four frames 50, 50A, 50B and 50C.
  • a pixel has an even lower intensity when it is switched ON in every third frame of the four frames 50, 50A, 50B and 50C.
  • a pixel has the lowest intensity when it is switched OFF in all of the four frames 50, 50A, 50B and 50C.
  • Two binary digits or bits are required to select each of the 4 intensity levels for each of the pixels 45.
  • 8 bits are required, and these are stored as display intensity data 60 in the memory 16.
  • the eight bits constitute 4 pairs of 2 bits, where each pair is for each of the 4 pixels 45 in the top row 47 of the display (25 in FIG. 1).
  • the pixels buffer 41 stores one bit 42 for each pixel 45, hence, the pixel buffer 41 stores 4 bits for the 4 pixels 45 in the top row 47 of the display (25 in FIG. 1).
  • Each bit 42 in the pixels buffer 41 represents the switching status of corresponding pixels 45 in the top row 47 of the display (25 in FIG. 1).
  • a bit 42 in the pixels buffer 41 is 1 (binary) the corresponding pixel on the display (25 in FIG. 1) is switched ON, and when the bit 42 is 0(binary) that pixel is switched OFF.
  • the pixel buffer here described advantageously stores only one bit for each pixel. Consequently, the total number of bits stored in the pixel buffer is equal to the number of pixels on a display, and is independent of the number of grey levels displayed.
  • the DMA controller 33 transfers the display intensity data 60 from the memory 16 to the frame rate controller 37 in accordance with the low data and buffer full signals received from the pixels buffer 41.
  • the frame rate controller 37 sequentially loads the pixels buffer 41 four times with display data bits 42. This is indicated by the contents of the pixels buffer 41, and the subsequent contents of the pixels buffer 41 as shown in broken lines and labelled 41A, 41B, and 41C.
  • the frame 50 shows the pixels 45 in the top row 47 switched in accordance with the contents of the pixel buffer 41.
  • Corresponding frames 50A, 50B and 50C show the pixels 45 in the top row 47 switched in accordance with the subsequent contents of the pixels buffer 41 as shown in broken lines and labelled 41A, 41B, and 41C.
  • the frame rate controller 37 determines that the first 2 bits of the display intensity data 60 are 11 (binary) indicating the highest intensity level, it stores 1 (binary) in the first bit location in the pixel buffer 41 for each of the 4 frames 50, 50A, 50B and 50C. Similarly, when the next 2 bits of the display intensity data 60 are 10 (binary) indicating the lower intensity level, the frame rate controller 37 stores 1 (binary) in the second bit location in the pixel buffer 41 for each alternate frame 50A and 50C of the four frames 50, 50A, 50B and 50C.
  • the frame rate controller 37 stores a 1 (binary) in the third bit location in the pixel buffer 41 in one frame 50 of the four frames 50, 50A, 50B and 50C.
  • the frame rate controller 37 does not set the fourth bit in the pixel buffer 41 in any of the four frames 50, 50A, 50B and 50C.
  • the described LCD controller advantageously utilises a fixed and limited amount of memory to provide "grey" levels on a display. This is accomplished by storing only one switching data bit for each of the pixels on the display.
  • the present invention therefore provides a display controller whose memory requirements are relatively constant and substantially independent of the number of grey levels to be displayed.

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • General Physics & Mathematics (AREA)
  • Theoretical Computer Science (AREA)
  • Liquid Crystal Display Device Control (AREA)
  • Control Of Indicators Other Than Cathode Ray Tubes (AREA)

Description

    Field of the Invention
  • This invention relates to a controller for a display and in particular to a LCD controller that requires a reduced amount of memory.
  • Background of the Invention
  • A LCD has a matrix of picture elements or pixels. Each pixel can be switched to an opaque state or a clear state by application of corresponding voltage levels, and by selectively applying the voltage levels to each of the pixels, information is presented on the display.
  • It has been found that by varying the frequency at which a pixel is switched between the opaque and clear states, a pixel can appear to have selectable shades of "grey" between the opaque and clear states.
  • In a N-level grey scale display N denotes the number of different shades or levels from the opaque to the clear states. Conventionally, information indicating the grey level for each pixel is stored in a memory known as a pixel buffer which is located in the LCD controller. In a binary based system, the pixel buffer must store log2 N bits per pixel for a display to have N grey levels. For example, when 4 grey levels are required, the pixel buffer needs to store 2 binary digits or bits per pixel, and when 16 grey levels are required, the pixel buffer stores 4 bits per pixel. Consequently, the larger the number of grey levels the larger the amount of memory required for a pixel buffer.
  • European patent application EP0766222 teaches a display controller having a memory for storing a display frame of bit plane data, which switches the pixels on a display. However, the size of the memory which is required must accommodate at least the number of pixels to fill one frame on the display, and when displays having different numbers of pixels are used with the controller, the memory may need to be changed to match the display.
  • PCT patent application WO9209064 also teaches a display memory which stores at least two frames of switching data which switches the pixels on a display. Here again, the size of the memory is greater than a single frame of the display.
  • PCT patent application WO9637877 teaches the use of a direct memory access (DMA) controller in the display controller. The DMA provides high speed transfer of pixel intensity data into a display memory in the display controller. Consequently, although the transfer is data is fast, the speed of transfer does not reduce memory requirements in the display controller, as the pixel intensity data is simply stored in a display memory in the display controller.
  • Brief Summary of the Invention
  • The present invention therefore seeks to provide a LCD controller whose memory requirement does not increase substantially in proportion to the number of grey levels to be displayed.
  • Accordingly, in one aspect the invention provides a display comprising:
  • a direct memory access controller adapted for receiving pixel intensity data from an external memory, and for providing pixel intensity data and having a low data input for receiving a low data signal, and a buffer full data input for receiving a buffer full signal, the direct memory access controller for controlling transfer of pixel intensity data from the external memory to the pixel intensity data output in accordance with the low data and buffer full signals;
  • a frame controller adapted for receiving pixel intensity data, and having an input adapted to receive a frame synchronising signal, and an output for providing switching data, the frame controller for decoding pixel intensity data and providing switching data, and
  • a display data buffer having an input coupled to the output of the frame controller, a first output for providing the low data signal when switching data stored in the buffer is less than a lower predetermined level, a second output for providing a buffer full signal when switching data stored in the buffer is more than a higher predetermined level, and a third output for providing the switching data stored therein for switching pixels of a display.
  • In another aspect, the invention provides a method in a liquid crystal display (LCD) controller comprising the steps of:
  • a) receiving pixel intensity data for at least one pixel on the display in accordance with a low data signal;
  • b) Reducing receipt of the pixel intensity data for the at least one pixel on the display in accordance with a buffer full signal;
  • c) receiving a frame synchronising signal;
  • d) generating switching data for the at least one pixel in accordance with the pixel intensity data;
  • e) storing the switching data in a display data buffer in accordance with the frame synchronizing signal; and
  • f) providing the switching data stored in the display data buffer for switching pixels of the display;
  • g) generating the low data signal when switching data stored in the buffer is less than a lower predetermined level; and
  • h) generating the buffer full signal when switching data stored in the buffer is more than a higher predetermined level.
  • Brief Description of the Drawings
  • An embodiment of the invention will now be more fully described, by way of example, with reference to the drawings, of which:
  • FIG. 1 shows a block diagram of a LCD controller; and
  • FIG. 2 shows a simplified block diagram of the LCD controller in FIG. 1.
  • Detailed Description of the Drawings
  • In FIG. 1, a liquid crystal display (LCD) controller 10 receives information from a central processing unit (CPU) 12 which includes information for display on a display 25, and information on how the information for display is to be displayed. The information for display indicates which picture elements (pixels) on the display 25 of the display module 23 are to be turned ON and which are to be turned OFF, and when this information is provided to a display, the information is displayed in "black" and "white" only. When the information on how the information for display is to be displayed includes pixel intensity data that indicate the selected frequency at which each pixel is to be switched ON and OFF, the particular pixels can be displayed having selected "grey" levels or tones.
  • The LCD controller 10 is coupled to the CPU 12 and a memory 16 via an address bus 18 and a data bus 21. A memory controller 14 is coupled between the memory 16 and the CPU 12 to control access by the CPU 12 to the memory 16. The LCD controller 10 is also coupled to a display module 23 having the display 25 with a matrix of pixels thereon.
  • The LCD controller 10 includes control registers 31 that are coupled to the address bus 18 and the data bus 21, and to provide an output to a direct memory access (DMA) controller 33. The control registers 31 receive, store, and provide control information to and from the CPU 12, and the control information determines the operation of the LCD controller 10.
  • The DMA controller 33 is also coupled to the address bus 18 and the data bus 21, and is coupled to provide an output to a screen panning circuit 35. The DMA controller 33 controls the transfer of data from the memory 16 to the LCD controller 10. The DMA controller 33 also has an input that is coupled to receive control information from the control registers 31 that determines the operation of the DMA controller 33. The DMA controller 33 also has an input for receiving a low data signal and an input for receiving a buffer full signal. Upon receipt of the low data signal the DMA controller 33 will transfer more data from the memory 16 to the LCD controller 10, and upon receiving the buffer full signal the DMA controller 33 stops transferring data from the memory to the LCD controller 10.
  • The screen panning circuit 35 shifts the information displayed on the display 25 horizontally by a number of pixels, where the number of pixels is programmed in the control registers 31. The screen panning circuit 35 has an output which is coupled to a frame rate controller 37.
  • The frame rate controller 37 receives a frame synchronising signal (32 in FIG. 2) and information including pixel intensity data from the memory 16, and controls the switching or ON/OFF frequency of the pixels on the display 25 so that the pixels will be displayed in accordance with the pixel intensity data.
  • The frame rate controller 37 provides an output to a cursor logic circuit 39 which provides an output to a pixels buffer 41. The cursor logic circuit 39 adds the cursor to the information displayed on the display 25 and is implemented by overlay or logic operation of the pixels with a predefined cursor bitmap.
  • The pixels buffer 41 is a first-in-first-out (FIFO) structure that holds information being displayed on the display 25. The information provided from the output of the pixels buffer 41 is only the ON/OFF switching information for each of the pixels on the display 25. The number of storage locations for storing bits in the pixel buffer 41 can equal the number of pixels on the display 25. Typically, the number of storage locations in the pixel buffer 41 is less than the number of pixels on the display 25, and several transfers of pixel intensity data are made from the memory 16 to the frame rate controller 37 under the control of the DMA controller 31 to provide switching data for all the pixels on the display 25. A trade off is made based upon the amount of data traffic caused by the frequency of data transfer and the size of the pixel buffer 41.
  • The pixels buffer 41 has an output that provides the low data signal and an output that provides the buffer full signal, to the DMA controller 33. The pixels buffer provides the low data signal when the switching data in the pixels buffer 41 is less than a predetermined level. For example, when the predetermined level is 2 data words for a pixels buffer having a 4 data word capacity, the pixels buffer will generate the low data signal when 2 or less data words remain in the pixels buffer. When there are 4 data words in the pixels buffer, the pixels buffer will stop transferring data from the memory 16 to the frame rate controller 37.
  • The output of the pixels buffer 41 is provided to a LCD interface 42 that packs the display data so that it matches control signals, data bus width and polarity of the display module 23. The LCD interface 42 converts the output of the pixels buffer 41 into a form suitable for switching pixels on the display 25, and provides the converted information to the display module 23.
  • In FIG. 2 the simplified block diagram will be used to describe the operation of the LCD controller 10 for a 4 level grey scale display. In a 4 level grey scale display pixels 45 on the display (25 in FIG. 1) can have one of four intensity levels. 4 complete screens of pixels, each referred to as a frame 50, 50A, 50B and 50C, are displayed sequentially in accordance with a frame synchronising signal.
  • The number of frames of the four frames 50, 50A, 50B and 50C in which the pixels 45 are switched ON determines the intensity of those pixels on the display (25 in FIG. 1). A pixel has the highest intensity when it is switched ON in all the four frames 50, 50A, 50B and 50C. When a pixel is switched ON in every second frame of the four frames 50, 50A, 50B and 50C, it has a lower intensity. A pixel has an even lower intensity when it is switched ON in every third frame of the four frames 50, 50A, 50B and 50C. A pixel has the lowest intensity when it is switched OFF in all of the four frames 50, 50A, 50B and 50C.
  • Two binary digits or bits are required to select each of the 4 intensity levels for each of the pixels 45. Hence, for a row 47 of four pixels 45, 8 bits are required, and these are stored as display intensity data 60 in the memory 16. The eight bits constitute 4 pairs of 2 bits, where each pair is for each of the 4 pixels 45 in the top row 47 of the display (25 in FIG. 1).
  • The pixels buffer 41 stores one bit 42 for each pixel 45, hence, the pixel buffer 41 stores 4 bits for the 4 pixels 45 in the top row 47 of the display (25 in FIG. 1). Each bit 42 in the pixels buffer 41 represents the switching status of corresponding pixels 45 in the top row 47 of the display (25 in FIG. 1). When a bit 42 in the pixels buffer 41 is 1 (binary) the corresponding pixel on the display (25 in FIG. 1) is switched ON, and when the bit 42 is 0(binary) that pixel is switched OFF.
  • Hence, the pixel buffer here described advantageously stores only one bit for each pixel. Consequently, the total number of bits stored in the pixel buffer is equal to the number of pixels on a display, and is independent of the number of grey levels displayed.
  • The DMA controller 33 transfers the display intensity data 60 from the memory 16 to the frame rate controller 37 in accordance with the low data and buffer full signals received from the pixels buffer 41. At a frame synchronising frequency, provided by a frame synchronising signal 32, the frame rate controller 37 sequentially loads the pixels buffer 41 four times with display data bits 42. This is indicated by the contents of the pixels buffer 41, and the subsequent contents of the pixels buffer 41 as shown in broken lines and labelled 41A, 41B, and 41C.
  • The frame 50 shows the pixels 45 in the top row 47 switched in accordance with the contents of the pixel buffer 41. Corresponding frames 50A, 50B and 50C show the pixels 45 in the top row 47 switched in accordance with the subsequent contents of the pixels buffer 41 as shown in broken lines and labelled 41A, 41B, and 41C.
  • In operation, when the frame rate controller 37 determines that the first 2 bits of the display intensity data 60 are 11 (binary) indicating the highest intensity level, it stores 1 (binary) in the first bit location in the pixel buffer 41 for each of the 4 frames 50, 50A, 50B and 50C. Similarly, when the next 2 bits of the display intensity data 60 are 10 (binary) indicating the lower intensity level, the frame rate controller 37 stores 1 (binary) in the second bit location in the pixel buffer 41 for each alternate frame 50A and 50C of the four frames 50, 50A, 50B and 50C.
  • Further, when the third set of 2 bits of the display intensity data 60 are 01 (binary) indicating the even lower intensity level, the frame rate controller 37 stores a 1 (binary) in the third bit location in the pixel buffer 41 in one frame 50 of the four frames 50, 50A, 50B and 50C. In addition, when the last set of 2 bits of the display intensity data 60 are 00(binary) indicating the lowest intensity level, the frame rate controller 37 does not set the fourth bit in the pixel buffer 41 in any of the four frames 50, 50A, 50B and 50C.
  • Hence, the described LCD controller advantageously utilises a fixed and limited amount of memory to provide "grey" levels on a display. This is accomplished by storing only one switching data bit for each of the pixels on the display.
  • The present invention, as described, therefore provides a display controller whose memory requirements are relatively constant and substantially independent of the number of grey levels to be displayed.

Claims (5)

  1. A display controller (10) comprising:
    a direct memory access controller (33) adapted for receiving pixel intensity data from an external memory (16), and for providing pixel intensity data and having a low data input for receiving a low data signal, and a buffer full data input for receiving a buffer full signal, the direct memory access controller (33) for controlling transfer of pixel intensity data from the external memory (16) to the pixel intensity data output in accordance with the low data and buffer full signals;
    a frame controller (37) adapted for receiving pixel intensity data, and having an input adapted to receive a frame synchronising signal, and an output for providing switching data, the frame controller (37) for decoding pixel intensity data and providing switching data, and
    a display data buffer (41) having an input coupled to the output of the frame controller (37), a first output for providing the low data signal when switching data stored in the buffer is less than a lower predetermined level, a second output for providing a buffer full signal when switching data stored in the buffer is more than a higher predetermined level, and a third output for providing the switching data stored therein for switching pixels of a display (23).
  2. A display controller (10) in accordance with claim 1 wherein the predetermined number of pixel display intensities is given by 2N when the pixel intensity data comprises N bits.
  3. A display controller in accordance with claim 1 wherein of the frequency of the frame synchronising signals is proportional to the number of pixel display intensities.
  4. A display controller (10) in accordance with claim 1 further comprising control registers (31) coupled to the DMA controller (33) for receiving control information that control operation of the display controller (10) and for providing at least some of the control information to the DMA controller (33) to control the transfer of pixel intensity data to the frame controller (37).
  5. A method in a liquid crystal display (LCD) controller comprising the steps of:
    a) receiving pixel intensity data for at least one pixel on the display in accordance with a low data signal;
    b) Reducing receipt of the pixel intensity data for the at least one pixel on the display in accordance with a buffer full signal;
    c) receiving a frame synchronising signal;
    d) generating switching data for the at least one pixel in accordance with the pixel intensity data;
    e) storing the switching data in a display data buffer in accordance with the frame synchronizing signal; and
    f) providing the switching data stored in the display data buffer for switching pixels of the display;
    g) generating the low data signal when switching data stored in the buffer is less than a lower predetermined level; and
    h) generating the buffer full signal when switching data stored in the buffer is more than a higher predetermined level.
EP19980121762 1997-11-26 1998-11-16 Liquid crystal display controller with subframe control Expired - Lifetime EP0919982B1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
SG4104097 1997-11-26
SG9741040 1997-11-26

Publications (2)

Publication Number Publication Date
EP0919982A1 EP0919982A1 (en) 1999-06-02
EP0919982B1 true EP0919982B1 (en) 2002-08-21

Family

ID=20429824

Family Applications (1)

Application Number Title Priority Date Filing Date
EP19980121762 Expired - Lifetime EP0919982B1 (en) 1997-11-26 1998-11-16 Liquid crystal display controller with subframe control

Country Status (2)

Country Link
EP (1) EP0919982B1 (en)
DE (1) DE69807304T2 (en)

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB9024978D0 (en) * 1990-11-16 1991-01-02 Rank Cintel Ltd Digital mirror spatial light modulator
GB2251511A (en) * 1991-01-04 1992-07-08 Rank Brimar Ltd Display device.
CA2137723C (en) * 1993-12-14 1996-11-26 Canon Kabushiki Kaisha Display apparatus
US5900886A (en) * 1995-05-26 1999-05-04 National Semiconductor Corporation Display controller capable of accessing an external memory for gray scale modulation data
CA2185830A1 (en) * 1995-09-27 1997-03-28 Donald B. Doherty Determining optimal pulse width modulation patterns for spatial light modulator

Also Published As

Publication number Publication date
DE69807304T2 (en) 2003-04-10
DE69807304D1 (en) 2002-09-26
EP0919982A1 (en) 1999-06-02

Similar Documents

Publication Publication Date Title
US5136695A (en) Apparatus and method for updating a remote video display from a host computer
EP0258560B1 (en) Raster display controller with variable spatial resolution and pixel data depth
US5473342A (en) Method and apparatus for on-the-fly multiple display mode switching in high-resolution bitmapped graphics system
EP1783729B1 (en) Image display device and driver circuit with resolution adjustment
KR100295712B1 (en) Computer Display System Controller
EP0540294B1 (en) Display control device and display apparatus with display control device
WO1990002991A1 (en) Graphics processor with staggered memory timing
US10762827B2 (en) Signal supply circuit and display device
KR100496370B1 (en) Liquid crystal driving devices
EP0464555B1 (en) Image data control apparatus and display system
EP0528152B1 (en) Frame buffer organization and control for real-time image decompression
US6483510B1 (en) Integrated graphic and character mixing circuit for driving an LCD display
US6307531B1 (en) Liquid crystal display having driving integrated circuits in a single bank
US6281876B1 (en) Method and apparatus for text image stretching
US5475808A (en) Display control apparatus
US6188377B1 (en) Internal row sequencer for reducing bandwidth and peak current requirements in a display driver circuit
WO2001018779A1 (en) Led display device and control method therefor
JPH11231847A (en) Liquid crystal display controller
EP0919982B1 (en) Liquid crystal display controller with subframe control
JPH06202578A (en) Dot matrix display device
JP3253778B2 (en) Display system, display control method, and electronic device
US6542140B1 (en) Color liquid crystal display and display method thereof
EP0613115A2 (en) Display data write control device
US7030849B2 (en) Robust LCD controller
JPH04275592A (en) Liquid crystal display device

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

AK Designated contracting states

Kind code of ref document: A1

Designated state(s): DE FR GB

AX Request for extension of the european patent

Free format text: AL;LT;LV;MK;RO;SI

17P Request for examination filed

Effective date: 19991202

AKX Designation fees paid

Free format text: DE FR GB

17Q First examination report despatched

Effective date: 20000221

GRAG Despatch of communication of intention to grant

Free format text: ORIGINAL CODE: EPIDOS AGRA

GRAG Despatch of communication of intention to grant

Free format text: ORIGINAL CODE: EPIDOS AGRA

GRAH Despatch of communication of intention to grant a patent

Free format text: ORIGINAL CODE: EPIDOS IGRA

GRAH Despatch of communication of intention to grant a patent

Free format text: ORIGINAL CODE: EPIDOS IGRA

GRAA (expected) grant

Free format text: ORIGINAL CODE: 0009210

AK Designated contracting states

Kind code of ref document: B1

Designated state(s): DE FR GB

REG Reference to a national code

Ref country code: GB

Ref legal event code: FG4D

REF Corresponds to:

Ref document number: 69807304

Country of ref document: DE

Date of ref document: 20020926

ET Fr: translation filed
PLBE No opposition filed within time limit

Free format text: ORIGINAL CODE: 0009261

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT

26N No opposition filed

Effective date: 20030522

REG Reference to a national code

Ref country code: GB

Ref legal event code: 732E

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: GB

Payment date: 20051004

Year of fee payment: 8

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: FR

Payment date: 20051104

Year of fee payment: 8

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: DE

Payment date: 20051130

Year of fee payment: 8

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: DE

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20070601

GBPC Gb: european patent ceased through non-payment of renewal fee

Effective date: 20061116

REG Reference to a national code

Ref country code: FR

Ref legal event code: ST

Effective date: 20070731

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: GB

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20061116

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: FR

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20061130