EP0783787B1 - Power cut-off device - Google Patents

Power cut-off device Download PDF

Info

Publication number
EP0783787B1
EP0783787B1 EP95931393A EP95931393A EP0783787B1 EP 0783787 B1 EP0783787 B1 EP 0783787B1 EP 95931393 A EP95931393 A EP 95931393A EP 95931393 A EP95931393 A EP 95931393A EP 0783787 B1 EP0783787 B1 EP 0783787B1
Authority
EP
European Patent Office
Prior art keywords
switching device
load
fet
power cut
current
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
EP95931393A
Other languages
German (de)
French (fr)
Other versions
EP0783787A1 (en
Inventor
Charles Vincent Armstrong
James Bonner
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NORCEL Ltd
Original Assignee
NORCEL Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by NORCEL Ltd filed Critical NORCEL Ltd
Publication of EP0783787A1 publication Critical patent/EP0783787A1/en
Application granted granted Critical
Publication of EP0783787B1 publication Critical patent/EP0783787B1/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K17/00Electronic switching or gating, i.e. not by contact-making and –breaking
    • H03K17/08Modifications for protecting switching circuit against overcurrent or overvoltage
    • H03K17/082Modifications for protecting switching circuit against overcurrent or overvoltage by feedback from the output to the control circuit
    • H03K17/0822Modifications for protecting switching circuit against overcurrent or overvoltage by feedback from the output to the control circuit in field-effect transistor switches
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02HEMERGENCY PROTECTIVE CIRCUIT ARRANGEMENTS
    • H02H3/00Emergency protective circuit arrangements for automatic disconnection directly responsive to an undesired change from normal electric working condition with or without subsequent reconnection ; integrated protection
    • H02H3/08Emergency protective circuit arrangements for automatic disconnection directly responsive to an undesired change from normal electric working condition with or without subsequent reconnection ; integrated protection responsive to excess current
    • H02H3/087Emergency protective circuit arrangements for automatic disconnection directly responsive to an undesired change from normal electric working condition with or without subsequent reconnection ; integrated protection responsive to excess current for dc applications
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02HEMERGENCY PROTECTIVE CIRCUIT ARRANGEMENTS
    • H02H3/00Emergency protective circuit arrangements for automatic disconnection directly responsive to an undesired change from normal electric working condition with or without subsequent reconnection ; integrated protection
    • H02H3/02Details
    • H02H3/025Disconnection after limiting, e.g. when limiting is not sufficient or for facilitating disconnection

Definitions

  • This invention relates to a power cut-off device.
  • United States Patent US 5,319,515 discloses a power cut-off device for protecting a load from a power supply, the power supply providing a supply voltage to the load the device including a first switching device comprising a field effect transistor having source, drain and gate terminals and a second switching device having first and second current terminals and a control terminal, wherein the first switching device is cross-coupled to the second switching device with one of the source and drain of the first switching device and one of the first and second current terminals of the second switching device being connected to a common node such that when one switching device is on the other switching device is off and vice versa, and wherein the load is connectable in series with the first switching device so that, in response to a short circuit in the load, substantially the entire supply voltage is applied across the first switching device.
  • the device disclosed in said US Patent 5 319 515 corresponds to the preambles of independent claims 1 and 10.
  • the present invention seeks to overcome problems associated with the prior art.
  • a power cut-off device of the type recited above characterised in that in response to said supply voltage being applied across the first switching device, said first switching device is driven into saturation and the operation of the second switching device is delayed, whereby the current through the first switching device is limited to the saturation current of the first switching device before the second switching device cuts off the first switching device.
  • Figure 1 is a circuit diagram of a DC power cut-off device according to a first embodiment of the invention.
  • Figure 2 is a circuit diagram of an AC power cut-off device according to a second embodiment of the invention.
  • Figure 3 is a circuit diagram of a DC power cut-off device according to a third embodiment of the invention.
  • Figure 4 is a circuit diagram of a DC power cut-off device according to a fourth embodiment of the invention.
  • the device according to figure 1 comprises a pair of field effect transistors (FETs) T1 and T2 which are cross-coupled so that the drain of each is connected to the gate of the other.
  • FET T1 and FET T2 should have identical electrical characteristics as far as possible.
  • the FET T1 is connected in series with a resistor R1 between a DC voltage supply 10 and ground, and the FET T2 is connected in series with a resistive load 11 to be protected, also between the DC voltage supply 10 and ground.
  • a capacitor C1 is connected across the source and drain of the FET T2 (at this point ignore the capacitors C2 and C3) and a fusible link 12 is connected in series with the load 11.
  • a light emitting diode LED 1 and series-connected resistor R2 are connected in parallel with the resistor R1.
  • the DC voltage supply 10 is 12 volts and the components have the following values:
  • the point A rises substantially to the voltage of the DC supply 10 at a rate determined by the charge time of the capacitor C1, so that substantially the entire 10 volt supply is placed across the source and drain of the FET T2. Concurrently the current flowing through the FET T2 will increase. However, the 10 volt supply voltage across FET T2 drives the latter into saturation, so that the current through FET T2 is limited to the constant saturation current.
  • the saturation current depends upon the power rating of the FET T2 (essentially its physical size) and its value of Beta. In the present case it is assumed that the saturation current is 5 amps.
  • the value of the resistor R1 should be selected so that it can effectively switch on the FET T1 with as little power consumption as possible.
  • the power is switched off and the fault fixed, after which the power is switched on again to resume the normal operating condition as described above.
  • the LED 1 and associated resistor R2 may be omitted if it is not desired to provide a visual indication of a fault.
  • the capacitor C1 is responsible for the device's cut-off delay, and should be chosen so as to filter out switching transients and allow for the inrush of current in motors, lamps, heaters, etc.
  • the saturation current of the FET T2 is dependent in part upon the beta of the FET T2.
  • the beta of FET T2 has to be carefully chosen. If it is too high the resistance of the FET T2 in the ON state during normal operation will cause undue heat dissipation which may harm the device in the long term and in any event is inefficient. On the other hand, if the beta is too low the saturation current will be too high which may cause the device to blow.
  • a beta in the range 0.42 - 0.48 is a compromise between these two extremes and provides satisfactory performance.
  • a beta below 0.37 or above 0.55 is unsatisfactory.
  • the switching time of the device may be adjusted by selecting different values for the capacitor C1, the speed is ultimately limited by the operating speed of the field effect transistors FET T1 and FET T2, which is typically 15ns.
  • a further increase in speed may be achieved by connecting additional capacitors C2 and C3 respectively across the drain-gate path of each FET.
  • selecting different values for C2 and C3 one can provide different speeds for switching the device on and switching it off.
  • the fusible link 12 is connected in series with the load 11 as a fail-safe feature. If a fault occurs in the device the load is still protected by the fusible link.
  • the link 12 is designed to blow at a current slightly higher than the cut-off current of the device.
  • the AC power cut-off device essentially comprises two sub-circuits similar to the circuit described above for the DC case (except that the load 11 is connected in series with both FETs T1 and T2 rather than just the FET T2), and in figure 2 the same or similar components have been given the same reference numerals as in figure 1.
  • One sub-circuit consists of the cross-coupled FETs T1 and T2 and is responsive to positive half cycles of the AC voltage and the other sub-circuit consists of the cross-coupled FETs T1' and T2' and is responsive to the negative half cycles, as determined by diodes D1 and D2.
  • the sub-circuit comprising FETs T1 and T2 operates substantially as described above for the DC case, the FET T2 being on and the FET T1 being off during normal operation.
  • the FET T2 turns off and the FET T1 turns on.
  • both FETs T1 and T2 are off.
  • the resistor R1 has a large value to limit the current flowing through FET T1 when the latter is on.
  • the FET T1' and T2' are p-channel devices whereas the FETs T1' and T2' are n-channel devices.
  • Figure 3 shows a further embodiment of a DC power cut-off device which uses only two input/output pins rather than three as for figure 1. These are the pins shown at 14 and 15 by which the device is connected in series with the load 11 between the D.C. voltage supply and ground. It will be noted that the device of figure 3 is very similar to one half of the device of figure 2, in that the load 11 is connected in series with both FETs T1 and T2.
  • the device of figure 3 again comprises a pair of field effect transistors T1 and T2 which are cross-coupled so that the drain of each is connected to the gate of the other.
  • the load 11 is connected directly to the drain of the FET T2 and via a variable resistor VR1 to the gate of the FET T1, and it is also connected via a large resistor R1 to the line connecting the drain of FET T1 to the gate of FET T2.
  • the RC time constant at the FET T2 is shorter than that at the FET T1 (because of the capacitor C5 connected across the gate-drain path of the FET T1) so that when power is switched on the FET T2 switches on before the FET T1.
  • the drain of the FET T2 goes low which pulls the gate of the FET T1 low via the resistor R3 to prevent the FET T1 from turning on.
  • a resistor R2 and LED 1 may be connected in parallel with the resistor R1 to provide a visual indication of a fault.
  • a fourth embodiment of the invention (figure 4) is similar to the circuit shown in figure 3 except that (a) the FET T1 is replaced by a bipolar NPN transistor N, (b) the variable resistance VR1 is omitted, (c) the capacitor C5 is omitted, and (d) the resistor R3 is replaced by a variable resistor VR3.
  • the circuit operates in substantially the same manner as figure 3 except that the threshold of the transistor N is determined by the value of VR3.
  • a zener diode and a resistor can be applied across the DC or AC supply so that the device can be used as an over-voltage protector that can occur in spike voltages or in fault conditions.
  • the field effect transistors used in the above circuits may be JFETs, MOSFETs, NMOSFETs, DMOSFETS or any other kind.
  • the circuits can be fabricated on silicon or gallium arsenide wafers using semiconductor technology or as hybrids. It is also possible to use FETs with a silicon carbide substrate to withstand the high operating voltage, current and temperature conditions of the device.

Landscapes

  • Electronic Switches (AREA)
  • Emergency Protection Circuit Devices (AREA)
  • Sawing (AREA)
  • Electrical Discharge Machining, Electrochemical Machining, And Combined Machining (AREA)
  • Soil Working Implements (AREA)
  • Power Conversion In General (AREA)

Description

Technical Field
This invention relates to a power cut-off device.
Background Art
In United States Patent US 5,319,515 (Raychem Limited) discloses a power cut-off device for protecting a load from a power supply, the power supply providing a supply voltage to the load the device including a first switching device comprising a field effect transistor having source, drain and gate terminals and a second switching device having first and second current terminals and a control terminal, wherein the first switching device is cross-coupled to the second switching device with one of the source and drain of the first switching device and one of the first and second current terminals of the second switching device being connected to a common node such that when one switching device is on the other switching device is off and vice versa, and wherein the load is connectable in series with the first switching device so that, in response to a short circuit in the load, substantially the entire supply voltage is applied across the first switching device. The device disclosed in said US Patent 5 319 515 corresponds to the preambles of independent claims 1 and 10.
The present invention seeks to overcome problems associated with the prior art.
Disclosure of the Invention
According to the invention, there is provided a power cut-off device of the type recited above characterised in that in response to said supply voltage being applied across the first switching device, said first switching device is driven into saturation and the operation of the second switching device is delayed, whereby the current through the first switching device is limited to the saturation current of the first switching device before the second switching device cuts off the first switching device.
Brief Description of the Drawings
Figure 1 is a circuit diagram of a DC power cut-off device according to a first embodiment of the invention.
Figure 2 is a circuit diagram of an AC power cut-off device according to a second embodiment of the invention.
Figure 3 is a circuit diagram of a DC power cut-off device according to a third embodiment of the invention, and
Figure 4 is a circuit diagram of a DC power cut-off device according to a fourth embodiment of the invention.
Description of the Preferred Embodiments
Embodiments of the invention will now be described, by way of example, with reference to the accompanying drawings.
The device according to figure 1 comprises a pair of field effect transistors (FETs) T1 and T2 which are cross-coupled so that the drain of each is connected to the gate of the other. FET T1 and FET T2 should have identical electrical characteristics as far as possible. The FET T1 is connected in series with a resistor R1 between a DC voltage supply 10 and ground, and the FET T2 is connected in series with a resistive load 11 to be protected, also between the DC voltage supply 10 and ground.
A capacitor C1 is connected across the source and drain of the FET T2 (at this point ignore the capacitors C2 and C3) and a fusible link 12 is connected in series with the load 11. A light emitting diode LED 1 and series-connected resistor R2 are connected in parallel with the resistor R1.
In this embodiment the DC voltage supply 10 is 12 volts and the components have the following values:
  • R1: 420 ohms
  • R2: 400 ohms
  • C1: 100 nanofarads
  • FETs T1 and T2: Beta = 0.42
  • When power is switched on the FET T2 is turned on by the DC voltage applied to the gate of FET T2 via the resistor R1. A capacitor C4 in series with the gate of FET T2 speeds up the operation of the device and ensures that FET T2 turns on while FET T1 remains off. As a result, a small current flows through the RC network comprising capacitor C1 and resistive load 11 at a rate determined by the resistance of the load 11 and the value of the capacitor C1. This causes the voltage to fall at the point A which holds the point B (the gate of FET T1) low. Thus FET T1 is held off and the point C (the gate of FET T2) is high to hold on FET T2 so that the supply 10 is applied to the load 11. This is the normal operating condition of the device, wherein the point A remains low, and thereby holds off the FET T1, all the while the FET T2 is on.
    When a short circuit is applied across the resistive load 11 to simulate a fault condition, the point A rises substantially to the voltage of the DC supply 10 at a rate determined by the charge time of the capacitor C1, so that substantially the entire 10 volt supply is placed across the source and drain of the FET T2. Concurrently the current flowing through the FET T2 will increase. However, the 10 volt supply voltage across FET T2 drives the latter into saturation, so that the current through FET T2 is limited to the constant saturation current. The saturation current depends upon the power rating of the FET T2 (essentially its physical size) and its value of Beta. In the present case it is assumed that the saturation current is 5 amps.
    Although the maximum current flowing through FET T2 is limited to the saturation current in the case of a fault, this situation cannot be permitted to persist. However, when the point A goes high so will the point B. This switches on the FET T1 so that the point C is pulled low which in turn switches off the FET T2 to remove power from the load 11.
    A small current now flows from the DC supply 10 to ground via the FET T1 just sufficient to keep the FET T1 on, the part of this current flowing through the resistor R2 and the LED 1 being just sufficient to illuminate the LED 1 to provide an indication that a short has occurred. The value of the resistor R1 should be selected so that it can effectively switch on the FET T1 with as little power consumption as possible.
    When a fault has occurred the power is switched off and the fault fixed, after which the power is switched on again to resume the normal operating condition as described above. The LED 1 and associated resistor R2 may be omitted if it is not desired to provide a visual indication of a fault.
    The capacitor C1 is responsible for the device's cut-off delay, and should be chosen so as to filter out switching transients and allow for the inrush of current in motors, lamps, heaters, etc.
    As mentioned above, the saturation current of the FET T2 is dependent in part upon the beta of the FET T2. The beta of FET T2 has to be carefully chosen. If it is too high the resistance of the FET T2 in the ON state during normal operation will cause undue heat dissipation which may harm the device in the long term and in any event is inefficient. On the other hand, if the beta is too low the saturation current will be too high which may cause the device to blow. We have found that a beta in the range 0.42 - 0.48 is a compromise between these two extremes and provides satisfactory performance. We have also found that a beta below 0.37 or above 0.55 is unsatisfactory. Although the switching time of the device may be adjusted by selecting different values for the capacitor C1, the speed is ultimately limited by the operating speed of the field effect transistors FET T1 and FET T2, which is typically 15ns. However, a further increase in speed may be achieved by connecting additional capacitors C2 and C3 respectively across the drain-gate path of each FET. Also, by selecting different values for C2 and C3 one can provide different speeds for switching the device on and switching it off.
    The fusible link 12 is connected in series with the load 11 as a fail-safe feature. If a fault occurs in the device the load is still protected by the fusible link. The link 12 is designed to blow at a current slightly higher than the cut-off current of the device.
    Referring now to figure 2, the AC power cut-off device essentially comprises two sub-circuits similar to the circuit described above for the DC case (except that the load 11 is connected in series with both FETs T1 and T2 rather than just the FET T2), and in figure 2 the same or similar components have been given the same reference numerals as in figure 1. One sub-circuit consists of the cross-coupled FETs T1 and T2 and is responsive to positive half cycles of the AC voltage and the other sub-circuit consists of the cross-coupled FETs T1' and T2' and is responsive to the negative half cycles, as determined by diodes D1 and D2.
    During positive half cycles the sub-circuit comprising FETs T1 and T2 operates substantially as described above for the DC case, the FET T2 being on and the FET T1 being off during normal operation. When there is a fault, the FET T2 turns off and the FET T1 turns on. During the negative half cycles both FETs T1 and T2 are off. In this embodiment the resistor R1 has a large value to limit the current flowing through FET T1 when the latter is on.
    Similarly, in the sub-circuit comprising FETs T1' and T2', during negative half cycles the FET T2' is on and the FET T1' is off during normal operation and when there is a fault, the FET T2' turns off and the FET T1' turns on. During the positive half cycles both FETs T1' and T2' are off.In this embodiment it is necessary that the FETs T1 and T2 be of complementary type to the FETs T1' and T2'. Hence, in this case the FETs T1 and T2 are p-channel devices whereas the FETs T1' and T2' are n-channel devices.
    As in the DC embodiment, it is possible to modify the characteristics of the circuit by adding capacitors equivalent to those indicated at C2 and C3 in figure 1 across the drain-gate paths of each of the FETs in each of the two sub-circuits of figure 2. Also, analogous to figure 1, a respective resistor R2 and LED 1 may be connected in parallel with each of the resistors R1 and R1' to provide a visual indication of a fault.
    Figure 3 shows a further embodiment of a DC power cut-off device which uses only two input/output pins rather than three as for figure 1. These are the pins shown at 14 and 15 by which the device is connected in series with the load 11 between the D.C. voltage supply and ground. It will be noted that the device of figure 3 is very similar to one half of the device of figure 2, in that the load 11 is connected in series with both FETs T1 and T2.
    The device of figure 3 again comprises a pair of field effect transistors T1 and T2 which are cross-coupled so that the drain of each is connected to the gate of the other. The load 11 is connected directly to the drain of the FET T2 and via a variable resistor VR1 to the gate of the FET T1, and it is also connected via a large resistor R1 to the line connecting the drain of FET T1 to the gate of FET T2.
    The RC time constant at the FET T2 is shorter than that at the FET T1 (because of the capacitor C5 connected across the gate-drain path of the FET T1) so that when power is switched on the FET T2 switches on before the FET T1. Thus the drain of the FET T2 goes low which pulls the gate of the FET T1 low via the resistor R3 to prevent the FET T1 from turning on. This is the normal operating condition of the device, with the FET T2 turned on so as to complete a path to ground for current through the load 11 while the FET T1 is held off.In the case of a fault condition such as a short circuit in the load 11 the voltage at the drain of the FET T2 rises and, when it reaches the threshold voltage of the FET T1 (as established by the value of VR1), the FET T1 turns on. The drain of the FET T1 then goes low and, because the drain of the FET T1 is connected to the gate of the FET T2, the FET T2 is turned off. The RC time constant of the capacitor C5 and resistor R3 is selected to provide an appropriate turn on time for the FET T1 so that switching transients and the like do not inadvertently trigger the device.
    In the embodiment of figure 3 the turn on time of the FET T2 is given by:
    (1.1) x R1 x C6
    where R1 = 10Kohms and C6 = 0.0000001uF being the capacitance of the gate oxide layer of FET T2, and the cut off time of the device in the case of a fault current is given by:
    (1.1) x (VR1//R3) x C5
    where R3 = 30Kohms and C5 = 1uF.
    As before, it is possible to modify the characteristics of the circuit by adding capacitors equivalent to those indicated at C2 and C3 in figure 1 across the source-gate paths of each of the FETs T1 and T2. Also, a resistor R2 and LED 1 may be connected in parallel with the resistor R1 to provide a visual indication of a fault.
    A fourth embodiment of the invention (figure 4) is similar to the circuit shown in figure 3 except that (a) the FET T1 is replaced by a bipolar NPN transistor N, (b) the variable resistance VR1 is omitted, (c) the capacitor C5 is omitted, and (d) the resistor R3 is replaced by a variable resistor VR3. However, the circuit operates in substantially the same manner as figure 3 except that the threshold of the transistor N is determined by the value of VR3.
    In all embodiments a zener diode and a resistor can be applied across the DC or AC supply so that the device can be used as an over-voltage protector that can occur in spike voltages or in fault conditions.
    The field effect transistors used in the above circuits may be JFETs, MOSFETs, NMOSFETs, DMOSFETS or any other kind. The circuits can be fabricated on silicon or gallium arsenide wafers using semiconductor technology or as hybrids. It is also possible to use FETs with a silicon carbide substrate to withstand the high operating voltage, current and temperature conditions of the device.

    Claims (10)

    1. A power cut-off device for protecting a load (11) from a power supply (10) providing a supply voltage to the load (11), the device including a first switching device (T2,T2') comprising a field effect transistor having source, drain and gate terminals and a second switching device (T1,T1',N) having first and second current terminals and a control terminal, wherein the first switching device is cross-coupled to the second switching device with one of the source and drain of the first switching device and one of the first and second current terminals of the second switching device being connected to a common node such that when one switching device is on the other switching device is off and vice versa, and wherein the load (11) is connectable in series with the first switching device so that, in response to a short circuit in the load (11), substantially the entire supply voltage is applied across the first switching device, characterised in that: in response to said supply voltage being applied across the first switching device (T2,T2'), said first switching device (T2,T2') is driven into saturation and the operation of the second switching device (T1,T1',N) is delayed whereby the current through the first switching device is limited to the saturation current of the first switching device before the second switching device cuts off the first switching device.
    2. The power cut-off device of Claim 1, characterised in that the first switching device has a beta of from 0.37 to 0.55.
    3. The power cut-off device of Claim 1, characterised in that the first switching device has a beta of from 0.42 to 0.48.
    4. The power cut-off device of any preceding claim, characterised in that an impedance (R1,R1') is connected in series with the second switching device (T1,T1',N) through which current flows when the second switching device is turned on.
    5. The power cut-off device of Claim 4, characterised in that the load (11) is also connected in series with the impedance (R1,R1').
    6. The power cut-off device of any preceding claim, characterised in that a device (LED 1) is connected in series with the second switching device to provide a visual indication.
    7. The power cut-off device of any preceding claim, further including a capacitor (C1,C1',C5) arranged to delay the turning on of the second switching device (T1,T1') to prevent the device triggering in response to switching transients and the like.
    8. The power cut-off device of Claim 7, characterised in that the capacitor (C1,C1') is connected between the drain terminal and the source terminal of the first switching device (T2,T2').
    9. A power cut-off device for an AC power supply, comprising two devices as claimed in any preceding claim respectively connected to the load (11) by oppositely directed uni-directional current devices (D1,D2).
    10. A power cut-off device for protecting a load (11) from a power supply, said power supply (10) providing a supply voltage to the load, the device comprising:
      a first switching device (T2,T2') comprising a field effect transistor having a source terminal, a drain terminal and a gate terminal;
      a second switching device (T1,T1',N) having first and second switched terminals and a control terminal, wherein the drain of the first switching device is coupled to the control terminal of the second switching device, the first switched terminal of the second switching device is coupled to the gate of the first switching device and the source of the first switching device and the second switched terminal of the second switching device are coupled in common;
      the first switching device being couplable in series with the load (11) so that, in response to a short circuit in the load (11), substantially the entire supply voltage is applied across the first switching device, characterised in that;
      in response to said supply voltage being applied across the first switching device (T2,T2'), said first switching device (T2,T2') is driven into saturation and the operation of the second switching device (T1,T1',N) is delayed, whereby the current through the first switching device is limited to the saturation current of the first switching device before the second switching device cuts off the first switching device.
    EP95931393A 1994-09-27 1995-09-20 Power cut-off device Expired - Lifetime EP0783787B1 (en)

    Applications Claiming Priority (5)

    Application Number Priority Date Filing Date Title
    IE940773 1994-09-27
    IE940773 1995-05-19
    IE950365A IE950365A1 (en) 1994-09-27 1995-05-19 Power cut-off device
    IE950365 1995-05-19
    PCT/IE1995/000047 WO1996010283A1 (en) 1994-09-27 1995-09-20 Power cut-off device

    Publications (2)

    Publication Number Publication Date
    EP0783787A1 EP0783787A1 (en) 1997-07-16
    EP0783787B1 true EP0783787B1 (en) 1999-12-15

    Family

    ID=26319756

    Family Applications (1)

    Application Number Title Priority Date Filing Date
    EP95931393A Expired - Lifetime EP0783787B1 (en) 1994-09-27 1995-09-20 Power cut-off device

    Country Status (9)

    Country Link
    US (1) US6067219A (en)
    EP (1) EP0783787B1 (en)
    JP (1) JPH10506779A (en)
    CN (1) CN1158673A (en)
    AU (1) AU3484195A (en)
    CA (1) CA2201379A1 (en)
    DE (1) DE69513993D1 (en)
    IE (1) IE950365A1 (en)
    WO (1) WO1996010283A1 (en)

    Families Citing this family (15)

    * Cited by examiner, † Cited by third party
    Publication number Priority date Publication date Assignee Title
    DE19758233B4 (en) * 1997-12-30 2004-10-07 Siemens Ag Method and device for short-circuit and overload cut-out
    US6674720B1 (en) 1999-09-29 2004-01-06 Silicon Graphics, Inc. Age-based network arbitration system and method
    US6804094B2 (en) 2002-04-04 2004-10-12 Power Electronic Systems, Inc. Ground fault circuit interrupter
    US7577816B2 (en) 2003-08-18 2009-08-18 Cray Inc. Remote translation mechanism for a multinode system
    US7437521B1 (en) 2003-08-18 2008-10-14 Cray Inc. Multistream processing memory-and barrier-synchronization method and apparatus
    US7334110B1 (en) 2003-08-18 2008-02-19 Cray Inc. Decoupled scalar/vector computer architecture system and method
    US7366873B1 (en) 2003-08-18 2008-04-29 Cray, Inc. Indirectly addressed vector load-operate-store method and apparatus
    US7139157B2 (en) * 2004-07-30 2006-11-21 Kyocera Wireless Corp. System and method for protecting a load from a voltage source
    EP1724899B1 (en) * 2005-05-17 2016-08-03 Continental Automotive GmbH Apparatus for short circuit protection
    US8432650B2 (en) * 2007-11-05 2013-04-30 Phillips & Temro Industries Inc. Relay switching method and hybrid relay switch
    US10272671B2 (en) 2015-10-08 2019-04-30 Hewlett-Packard Development Company, L.P. Isolating failed resistors
    CN107346901A (en) * 2016-05-05 2017-11-14 卢昭正 Cell discharge protective device
    US10221817B2 (en) 2016-05-26 2019-03-05 Phillips & Temro Industries Inc. Intake air heating system for a vehicle
    US10077745B2 (en) 2016-05-26 2018-09-18 Phillips & Temro Industries Inc. Intake air heating system for a vehicle
    CN108963968A (en) * 2017-05-17 2018-12-07 卢昭正 DC power supply short-circuit protection

    Citations (1)

    * Cited by examiner, † Cited by third party
    Publication number Priority date Publication date Assignee Title
    US5319515A (en) * 1990-10-12 1994-06-07 Raychem Limited Circuit protection arrangement

    Family Cites Families (5)

    * Cited by examiner, † Cited by third party
    Publication number Priority date Publication date Assignee Title
    US4394703A (en) * 1981-12-24 1983-07-19 Gte Automatic Electric Labs Inc. Load protecting arrangement
    GB8321549D0 (en) * 1983-08-10 1983-09-14 British Telecomm Electronic switch
    US4638396A (en) * 1984-12-31 1987-01-20 Motorola, Inc. Intrinsically safe battery circuit
    KR900008276B1 (en) * 1985-02-08 1990-11-10 가부시끼가이샤 도시바 Protection circuit for an insulated gate bipolar transistor utilizing a two-step turn off
    DE4237489A1 (en) * 1992-11-06 1994-05-11 Bosch Gmbh Robert Circuit for protecting a MOSFET power transistor

    Patent Citations (1)

    * Cited by examiner, † Cited by third party
    Publication number Priority date Publication date Assignee Title
    US5319515A (en) * 1990-10-12 1994-06-07 Raychem Limited Circuit protection arrangement

    Also Published As

    Publication number Publication date
    US6067219A (en) 2000-05-23
    CA2201379A1 (en) 1996-04-04
    AU3484195A (en) 1996-04-19
    IE950365A1 (en) 1996-04-03
    EP0783787A1 (en) 1997-07-16
    DE69513993D1 (en) 2000-01-20
    WO1996010283A1 (en) 1996-04-04
    JPH10506779A (en) 1998-06-30
    CN1158673A (en) 1997-09-03

    Similar Documents

    Publication Publication Date Title
    EP1356524B1 (en) Esd protection devices
    EP0783787B1 (en) Power cut-off device
    EP0631390B1 (en) A power semiconductor circuit
    US5625519A (en) Circuit protection arrangement
    EP0561900B1 (en) Circuit protection device
    EP4071812B1 (en) Protection circuit with a fet device coupled from a protected bus to ground
    EP0566594B1 (en) Overcurrent protection device
    JPH02119535A (en) Electronic circuit having protective device to fluctuation of voltage of power supply battery
    JP2001216033A (en) Power source supply controller and power source supply control method
    JPH07176682A (en) Overvoltage protective circuit
    WO1994011936A1 (en) Switching arrangement
    EP0593588B1 (en) Circuit protection arrangement
    CN114356013B (en) Integrated electronic fuse circuit for preventing reverse current
    WO2007067361A1 (en) Power switch with simple overload protection
    KR101783273B1 (en) Undervoltage protection system
    JPH0386013A (en) Overcurrent protective circuit
    JPH07297958A (en) Switch switchgear with supply circuit
    JPH10500840A (en) Circuit device for current limiting
    JP2000224753A (en) Power protective circuit
    JPH04199569A (en) Input protective circuit for cmos device
    JPH02223335A (en) Protective circuit

    Legal Events

    Date Code Title Description
    PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

    Free format text: ORIGINAL CODE: 0009012

    17P Request for examination filed

    Effective date: 19970428

    AK Designated contracting states

    Kind code of ref document: A1

    Designated state(s): BE DE DK ES FR GB IE IT NL SE

    17Q First examination report despatched

    Effective date: 19970901

    RAP1 Party data changed (applicant data changed or rights of an application transferred)

    Owner name: NORCEL LIMITED

    GRAG Despatch of communication of intention to grant

    Free format text: ORIGINAL CODE: EPIDOS AGRA

    GRAG Despatch of communication of intention to grant

    Free format text: ORIGINAL CODE: EPIDOS AGRA

    GRAG Despatch of communication of intention to grant

    Free format text: ORIGINAL CODE: EPIDOS AGRA

    GRAH Despatch of communication of intention to grant a patent

    Free format text: ORIGINAL CODE: EPIDOS IGRA

    GRAH Despatch of communication of intention to grant a patent

    Free format text: ORIGINAL CODE: EPIDOS IGRA

    GRAA (expected) grant

    Free format text: ORIGINAL CODE: 0009210

    AK Designated contracting states

    Kind code of ref document: B1

    Designated state(s): BE DE DK ES FR GB IE IT NL SE

    PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

    Ref country code: SE

    Free format text: THE PATENT HAS BEEN ANNULLED BY A DECISION OF A NATIONAL AUTHORITY

    Effective date: 19991215

    Ref country code: NL

    Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

    Effective date: 19991215

    Ref country code: IT

    Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRE;WARNING: LAPSES OF ITALIAN PATENTS WITH EFFECTIVE DATE BEFORE 2007 MAY HAVE OCCURRED AT ANY TIME BEFORE 2007. THE CORRECT EFFECTIVE DATE MAY BE DIFFERENT FROM THE ONE RECORDED.SCRIBED TIME-LIMIT

    Effective date: 19991215

    Ref country code: FR

    Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

    Effective date: 19991215

    Ref country code: ES

    Free format text: THE PATENT HAS BEEN ANNULLED BY A DECISION OF A NATIONAL AUTHORITY

    Effective date: 19991215

    Ref country code: BE

    Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

    Effective date: 19991215

    REF Corresponds to:

    Ref document number: 69513993

    Country of ref document: DE

    Date of ref document: 20000120

    REG Reference to a national code

    Ref country code: IE

    Ref legal event code: FG4D

    PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

    Ref country code: DK

    Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

    Effective date: 20000315

    PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

    Ref country code: DE

    Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

    Effective date: 20000316

    EN Fr: translation not filed
    NLV1 Nl: lapsed or annulled due to failure to fulfill the requirements of art. 29p and 29m of the patents act
    PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

    Ref country code: IE

    Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

    Effective date: 20000920

    Ref country code: GB

    Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

    Effective date: 20000920

    PLBE No opposition filed within time limit

    Free format text: ORIGINAL CODE: 0009261

    STAA Information on the status of an ep patent application or granted ep patent

    Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT

    26N No opposition filed
    GBPC Gb: european patent ceased through non-payment of renewal fee

    Effective date: 20000920

    REG Reference to a national code

    Ref country code: IE

    Ref legal event code: MM4A