EP0519382A2 - Picture display apparatus - Google Patents

Picture display apparatus Download PDF

Info

Publication number
EP0519382A2
EP0519382A2 EP92110084A EP92110084A EP0519382A2 EP 0519382 A2 EP0519382 A2 EP 0519382A2 EP 92110084 A EP92110084 A EP 92110084A EP 92110084 A EP92110084 A EP 92110084A EP 0519382 A2 EP0519382 A2 EP 0519382A2
Authority
EP
European Patent Office
Prior art keywords
character
signal
address
circuit
pattern
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
EP92110084A
Other languages
German (de)
French (fr)
Other versions
EP0519382A3 (en
EP0519382B1 (en
Inventor
Kunihiro Tsutsumi
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Rohm Co Ltd
Original Assignee
Rohm Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Rohm Co Ltd filed Critical Rohm Co Ltd
Publication of EP0519382A2 publication Critical patent/EP0519382A2/en
Publication of EP0519382A3 publication Critical patent/EP0519382A3/en
Application granted granted Critical
Publication of EP0519382B1 publication Critical patent/EP0519382B1/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G5/00Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators
    • G09G5/22Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators characterised by the display of characters or indicia using display control signals derived from coded signals representing the characters or indicia, e.g. with a character-code memory
    • G09G5/222Control of the character-code memory

Definitions

  • the present invention relates generally to picture display apparatus and more particularly to a picture display apparatus such as a CRT display, a so-called video movie (or a video camera) and an analog character display apparatus having the function of superimposing fringed characters or patterns on an image.
  • a picture display apparatus such as a CRT display, a so-called video movie (or a video camera) and an analog character display apparatus having the function of superimposing fringed characters or patterns on an image.
  • Fig. 6 is a block diagram illustrating a display apparatus having character display functions, such as a video movie and an analog character display apparatus heretofore in use for displaying analog images and characters (hereinafter simply called "character display equipment"), mainly depicting its character image signal generating circuitry.
  • character display equipment an analog character display apparatus heretofore in use for displaying analog images and characters (hereinafter simply called "character display equipment"), mainly depicting its character image signal generating circuitry.
  • the character image signal generating circuit 13 is provided with a display data RAM 5 for storing all character codes to be displayed on a picture at a time.
  • this circuit In order to write a character code "W" supplied from a microcomputer 1 to the display data RAM 5, this circuit is provided with a write address register 2, a write data register 3, a write synchronizing circuit 4, and an address selecting circuit 6.
  • the write address register 2 receives a control/data signal B from the microcomputer 1 and holds an address signal A therein.
  • the write data register 3 holds the character code "W” and applies it onto a character signal W.
  • the write synchronizing circuit 4 generates a write synchronizing signal S according to the control signal of the control/data signal B.
  • the address selecting circuit 6 generates an address signal U directed to the display data RAM 5 on receiving the write signal S.
  • the character image signal generating circuit 13 is provided with a vertical address counter 12, an oscillating circuit 11 and a horizontal address counter 10.
  • the vertical address counter 12 generates a line selecting signal R for determining a vertical position on a display picture on receiving a vertical synchronizing signal V and a horizontal synchronizing signal H in synchronization with a scanning line, and applies the line selecting signal R to the address selecting circuit 6.
  • the oscillating circuit 11 generates a so-called dot clock D on receiving the horizontal synchronizing signal H synchronous with the oscillation starting phase thereof and having a period corresponding to the horizontal scanning interval of each display dot on the display picture so as to obtain timing during the horizontal scanning.
  • the horizontal address counter 10 generates a column selecting signal C on receiving the horizontal synchronizing signal H and the dot clock D for determining a horizontal position on the display picture and applies the column selecting signal C to the address selecting circuit 6 and the write synchronizing circuit 4.
  • the character image signal generating circuit 13 is further provided with a character generator 7 and a parallel/serial converter circuit 8 (hereinafter called a serial converter circuit 8).
  • the character generator 7 generates a character pattern "P" equivalent to one line out of the pattern equivalent to one character on receiving an address signal L generated in the address selecting circuit 6 and the character code "G" on the character signal G.
  • the serial converter circuit 8 sequentially outputs a character pattern having a plurality of bits equivalent to one line dot by dot through the dot clock D. That output is combined with another image signal E before being applied to CRT 9 on which a superimposed image is displayed.
  • the serial converter circuit 8 has a circuit for generating fringed patterns and also can combine the character pattern "P" having a fringed pattern "Y" with the image signal E to make CRT 9 display the combination.
  • the address selecting circuit 6 has been so defined since it selects either the address supplied from the outside or what is internally produced and gains access to the display data RAM 5, it functions as an access circuit with respect to the display data RAM 5 and the character generator 7.
  • the write data register 3 as a recipient holds the data as the character code "W” and then supplies the data onto the character signal W.
  • the write address register 2 as a recipient holds the address "A” and supplies it onto the address signal A.
  • the write synchronizing circuit 4 When the microcomputer 1 supplies to the write synchronizing circuit 4 information about that the write address register 2 and the write data register 3 respectively hold the address signal A and the character code "W" in the form of a control signal according to the control/data signal B and ready for the write operation, the write synchronizing circuit 4 as a recipient tries to send out a write synchronizing signal S for effecting the write operation.
  • the write synchronizing circuit 4 outputs the write synchronizing signal S while avoiding the timing at which the character code "G" during a period of scanning an ineffective picture necessitating no character signal G is being read from the display data RAM 5, since the display character code "G" selected by the address signal U generated by the address selecting circuit 6 that has received the line selecting signal R and the column selecting signal C is read in synchronization with the horizontal synchronizing signal H and the vertical synchronizing signal V.
  • the illustration of an input signal directed to the write synchronizing circuit 4 necessary for making the above-noted decision has been omitted in Fig. 3.
  • the address selecting circuit 6 selects the address signal A and supplies the address "A" on the address signal A to the display data RAM 5 as the address signal U together with the write signal, whereby the character code "W” is written to the address "A" in the display data RAM 5 on receiving the address signal U and the character signal W.
  • the vertical address counter 12 On receiving the vertical synchronizing signal V, the vertical address counter 12 initialized its count and on receiving the horizontal synchronizing signal H, it counts up the value and outputs the line selecting signal R for determining the vertical position of a scanning line.
  • the oscillation circuit 11 On receiving the horizontal synchronizing signal H, the oscillation circuit 11 initialized the oscillation phase, generates and outputs the dot clock D of a frequency corresponding to the horizontal scanning speed of the scanning line.
  • the horizontal address counter 10 On receiving the horizontal synchronizing signal H, the horizontal address counter 10 initialized its count and on receiving the dot clock D, it counts up the value and outputs the column selecting signal C for determining the horizontal position of the scanning line.
  • the address selecting circuit 6 receives the line address signal R and the column address signal C thus generated, generates the address signal U intended for the display data RAM 5 and the address signal L intended for the character generator 7 by subjecting these address signals to computation in conformity with the corresponding storage modes, and supplies the results to the display data DRAM 5 and the character generator 7, respectively.
  • the display data RAM 5 On receiving the address signal U, the display data RAM 5 reads the character code "G" prestored at the address designated thereby and supplies it to the character generator 7 as the character signal G.
  • the character generator 7 may be ROM for storing character patterns, for instance.
  • the character generator 7 selects a pattern (in a matrix configuration) equivalent to one character corresponding to the code and on further receiving the address signal L, outputs the character pattern "P" equivalent to one line in the pattern equivalent to the one character.
  • the period T0 is divided into four: T1, T2, T3, T4 (see Fig. 2(b)) and the address selecting circuit 6 operates in the respective periods as follows:
  • the address selecting circuit 6 applies a read address "Q" generated from the line selecting signal R and the column selecting signal C to the display data RAM 5 as the address signal U during the period T1, whereby the character code "G" stored at the address "Q” in the display data RAM 5 is read onto the character signal G.
  • the address selecting circuit 6 reads a character pattern on a line adjacent to the line "N" intended for scanning to generate the fringed pattern "Y" during the period T2. Then the address selecting circuit 6 applies "N - 1" to the address signal L at this timing during this period. On receiving "N - 1" and the character code "G", the character generator 7 reads a pattern on No. "N - 1” line from the matrix pattern of the character code "G" as a character signal P.
  • the character generator 7 As the character generator 7 is using the character code "G” during this period, the character code "G” read from the display data RAM 5 onto the character signal G needs to remain stable. Consequently, the address signal U as the input of the display data RAM 5 ought to be stable. Moreover, the address selecting circuit 6 generating the address signal U needs to be applying the address "Q" onto the address signal U.
  • the character pattern "P" on the line “N” intended for scanning is read to generate the fringed pattern "Y” and to display the original character pattern "P” during the period T3. Then the address selecting circuit 6 applies "N” to the address signal L at this timing during this period.
  • the character generator 7 On receiving "N” and the character code "G”, the character generator 7 reads a pattern on No. "N” line, that is, the character pattern "P” from the matrix pattern of the character code "G” as the character signal P.
  • the character generator 7 As the character generator 7 is using the character code "G” even during this period, the character code "G” read from the display data RAM 5 onto the character signal G needs to remain stable. Consequently, the address signal U as the input of the display data RAM 5 ought to be stable. Moreover, the address selecting circuit 6 generating the address signal U needs to be applying the address "Q" onto the address signal U.
  • the address selecting circuit 6 reads a character pattern on a line adjacent to the line "N" intended for scanning to generate the fringed pattern "Y" during the period T4. Then the address selecting circuit 6 applies "N + 1" to the address signal L at this timing during this period. On receiving "N + 1" and the character code "G", the character generator 7 reads a pattern on No. "N + 1" line from the matrix pattern of the character code "G" as a character signal P.
  • the character generator 7 As the character generator 7 is using the character code "G” also during this period, the character code "G” read from the display data RAM 5 onto the character signal G needs to remain stable. Consequently, the address signal U as the input of the display data RAM 5 ought to be stable. Moreover, the address selecting circuit 6 generating the address signal U needs to be applying the address "Q" onto the address signal U.
  • the address selecting circuit 6 generating the address signal U has to keep outputting the address "Q" in a stable condition until the period T0 is terminated after it has read the address "Q" onto the address signal U.
  • the serial converter circuit 8 has shift registers for converting parallel data to serial data and normally comprises a set of three shift registers as a principal unit in order to process character patterns equivalent to three lines necessary for generating the fringed pattern.
  • This circuit operates to latch the character pattern "P” formed of a plurality of bits and character patterns adjacent thereto on both sides and outputs the character pattern "P” and the fringed pattern "Y” thus generated serially dot by dot on receiving the dot clock D.
  • the image signal generated in the character image signal generating circuit 13 and sequentially output dot by dot is superimposed by the apparatus on another image signal E before being displayed on CRT 9.
  • the conventional character display equipment is, as disclosed in Japanese Laid-Open Patents No. 124084/1988 and No. 124891/1989, is provided for the purpose of preventing a picture from flickering. More specifically, while the display data RAM 5 is outputting the character code "G", the character code on the character signal G becomes unstable when the address signal A for writing is selected and applied to the address signal U. The character pattern on the pattern signal P output from the character generator 7 as designated by the unstable character code tends to become unstable as well. As a result, because part of the pattern becomes what ought not be displayed, such undesirable flickering appears on the picture. Particularly in the case of the above-mentioned character display equipment capable of displaying fringed characters, the undesirable flickering tends to easily appear on the picture.
  • the conventional write synchronizing circuit 4 in the equipment of this kind is designed to output the write synchronizing signal S only during horizontal and vertical fly-back time of a scanning line (in a so-called ineffective picture period) where no data is read from the display data RAM 5.
  • a picture display apparatus capable of displaying fringed characters comprises a memory, a character generator, a write circuit for storing character codes and for writing the codes to the memory, wherein a latch circuit for latching the character code read from the memory is provided between the memory and the character generator, the latch circuit operating to receive and hold the character code read from the memory once before delivering the character code read therefrom to the character generator, and wherein the write circuit operates to write the character code to the memory when the latch circuit is not so timed as to receive the character code from the memory.
  • a code data latch for latching the character code is provided between a display data RAM and the character generator in the above-mentioned conventional circuit arrangement represented by the character image signal generating circuitry of the character display equipment and this code data latch receives and holds the character code read from the display data RAM once before delivering the character code read therefrom to the character generator, whereas the write circuit outputs a write synchronizing signal on receiving a control signal from a microcomputer while the code latch is in such an operating state that it is not to receive the character code from the display data RAM.
  • the character pattern is read a plurality of times to generate a fringed pattern during the time one character pattern width is scanned. If, however, attention is directed to the fact that the character codes applied to the character generator are the same during that period, data may be read from the display data RAM only once on condition that the character code read from the display data RAM is latched by the code data latch. While the character generator is reading out the character pattern on receiving the character code from the code data latch, the output of the display data RAM may be any data. Therefore, no undesirable flicker will appear on the picture as long as data is written to the display data RAM at this timing.
  • Data is read from the display data RAM once at the beginning of a period (T0) (i.e., a period T1) during which one character pattern width is scanned. More specifically, an address selecting circuit supplies to the display data RAM an address signal derived from a line selecting signal R and a column selecting signal C and on receiving the address signal, the display data RAM outputs the character code designated thereby.
  • the code data latch holds the character code.
  • data reading from the character generator for character fringing is carried out a plurality of times (normally three times), the character fringing being carried out during the periods (i.e., T2, T3, T4) of data reading from the character generator after the period (i.e., T1) of data reading from the display data RAM.
  • the character code received by the character generator needs to remain stable.
  • the character code received by the character generator is not output from the display data RAM directly and continuously but held by the code data latch.
  • the character code received by the character generator remains stable even though the output of the display data RAM is unstable during that time. Consequently, the character pattern is prevented from falling into disorder, thus causing no undesirable flickering to appear on the picture.
  • the write synchronizing circuit outputs the write synchronizing signal on receiving the control signal from the microcomputer during the period of data reading from the character generator in addition to during the period of scanning the ineffective picture, so that data can be written to the display data RAM.
  • the microcomputer it is unnecessary for the microcomputer to wait for a long period of time in order to transfer data. As data can be transfer efficiently, a picture can quickly be updated.
  • Fig. 1 is a block diagram of a picture display apparatus embodying the present invention, mainly depicting its character image signal generating circuitry.
  • Fig. 2(a) is a diagram illustrating a character pattern in character display featuring a picture display apparatus embodying the present invention and an exemplary fringe pattern surrounding vertical and horizontal dots.
  • Fig. 2(b) is a time table illustrating signal-to-signal relations around a code data latch featuring character display according to the present invention.
  • Fig. 3 is a block diagram of an picture display apparatus embodying the present invention, mainly depicting its character image signal generating circuitry.
  • Fig. 4 is a detailed block diagram of a storage circuit for storing data indicating the presence or absence of a fringe featuring the picture display apparatus of Fig. 3.
  • Fig. 5 is a block diagram of still another picture display apparatus embodying the present invention, mainly depicting its serial converter circuit.
  • Fig. 6 is a block diagram of conventional character display equipment, mainly depicting its character image signal generating circuitry.
  • Fig. 1 is a block diagram of picture display equipment embodying the present invention, mainly depicting its character image signal generating circuitry and this corresponds to Fig. 6 illustrating the prior art.
  • the configuration of the character display equipment in this embodiment is different from what is shown in Fig. 6 in that a code data latch 25 is newly provided while a write synchronizing circuit 24 is an improved version of the write synchronizing circuit 4.
  • the code data latch 25 receives and holds a character code "G" on a character signal G read from a display data RAM 5 and applies the character code "G" to a character generator 7 as a character signal F.
  • the write synchronizing circuit 24 After receiving a column selecting signal C from a horizontal address counter, the write synchronizing circuit 24 outputs a write synchronizing signal S on receiving a control signal from a microcomputer 1 according to its control/data signal B on condition that the code data latch 25 has not received the character signal G, that is, it has not yet been activated (T2, T3, T4 as noted previously).
  • the period of scanning one character pattern width is given as T0 and the period T0 is divided into four: T1, T2, T3, T4.
  • the address selecting circuit 6 applies a read address "Q" generated from a line selecting signal R and a column selecting signal C to the display data RAM 5 as an address signal U during the period T1, whereby the character code "G” stored at the address "Q” in the display data RAM 5 is read onto the character signal G.
  • the code data latch 25 receives one bit of the column selecting signal C as a clock signal, then receives and holds the character code "G" to execute the output of display data RAM 5.
  • the code data latch 25 in place of the display data RAM 5 outputs the character code "G" held thereby as the character signal F during the period T2.
  • the address selecting circuit 6 applies "N - 1" to an address signal L at this timing during this period.
  • the character generator 7 reads a character pattern on No. "N - 1” line from the matrix pattern of one character of the character code "G” as a pattern signal P.
  • the write synchronizing circuit 24 outputs a write synchronizing signal S on receiving the control signal from the microcomputer 1 according to its control/data signal B. Then the address selecting circuit 6 selects an address "A2" on an address signal A as the address signal U on receiving the signal S during the timing period T2 and outputs the address "A2" together with the write signal, whereby a character code "W2" on a character signal W is written to the display data RAM 5.
  • the code data latch 25 in place of the display data RAM 5 outputs the character code "G” held thereby as the character signal during the period T3 as well.
  • the address selecting circuit 6 applies “N” to the address signal L during this period.
  • the character generator 7 reads a character pattern "P" on No. “N” line from the matrix pattern of one character of the character code "G” as the pattern signal P.
  • the write synchronizing circuit 24 outputs write synchronizing signal S on receiving the control signal from the microcomputer 1 according to its control/data signal B. Then the address selecting circuit 6 selects an address "A3" on the address signal A as the address signal U on receiving the signal S during the timing period T3 and outputs the address "A3" together with the write signal, whereby a character code "W3" on the character signal W is written to the display data RAM 5.
  • the code data latch 25 in place of the display data RAM 5 outputs the character code "G" held thereby as the character signal F also during the period T4.
  • the address selecting circuit 6 applies "N + 1" to an address signal L at this timing during this period.
  • the character generator 7 reads a character pattern on No. "N + 1” line from the matrix pattern of one character of the character code "G” as the pattern signal P.
  • the write synchronizing circuit 24 outputs write synchronizing signal S on receiving the control signal from the microcomputer 1 according to its control/data signal B. Then the address selecting circuit 6 selects an address "A4" on the address signal A as the address signal U on receiving the signal S during the timing period T4 and outputs the address "A4" together with the write signal, whereby a character code "W4" on the character signal W is written to the display data RAM 5.
  • the character code "G" received by the character generator is not kept outputting directly by the display data RAM 5 but held and output by the code data latch 25 instead in the circuit of the present invention. Consequently, the character code "G” on the character signal F received by the character generator remains stable even though the output of the display data RAM 5 is unstable then and the picture is prevented from flickering.
  • the code data latch 25 receives one bit of the column selecting signal C as the clock signal and further receives and holds the character code "G" only during the read period T1 as an operating period.
  • the present invention features the utilization of the period of data reading required to generate a fringed pattern, it can be applicable to not only character image signal generating circuits of display apparatus designed for only characters but also those of image display apparatus such as televisions, VTRs, video cameras and laser discs for superimposing fringed characters, titles and the like.
  • the image display apparatus for displaying characters permits data from the microcomputer to be written to the display data RAM without the flickering of the picture only by the addition of a simple circuit. Data can thus be transfer without causing the microcomputer to be kept waiting and simultaneously updated quickly. High-speed fringe display is also made possible.
  • Fig. 3 illustrates an embodiment in which a fringed character is displayed at higher speed, fringing being implemented on a character basis, and the character is made emphasizable.
  • a fringe presence/absence data storage circuit 29 is additionally provided in the embodiment of Fig. 1.
  • the fringe presence/absence data storage circuit 29 can store a flag of one picture indicating the presence or absence of a fringe corresponding to each character on receiving flag data from the microcomputer 1. On receiving a line selecting signal R from a vertical address counter 12 and a column selecting signal C from a horizontal address counter 10, this circuit stores the flag data of one picture at the address determined by these signals. Further, the flag data are sequentially supplied from this circuit to a parallel/serial converter circuit 28 (hereinafter called "serial converter circuit 28").
  • the serial converter circuit 28 is provided in substitution for the serial converter circuit 8, the difference therebetween being that the former operates to apply to CRT 9 a signal incorporating a fringe signal corresponding to a character in response to a signal from the fringe presence/absence data storage circuit 29 or a fringe absence output signal.
  • Fig. 4 illustrates a specific exemplary fringe presence/absence data storage circuit 29.
  • This circuit comprises RAM 29b as a main component, an interface 29a with the microcomputer and an address converter circuit 29e.
  • a dual port memory is used for RAM 29b and its write-side address port is connected to the interface 29a.
  • the interface 29a is connected via a control/data signal B to the microcomputer 1. Consequently, the microcomputer 1 sends the control signal, an address and data via the control/data signal B to the interface 29a, whereas the interface 29a gains access to RAM 29b.
  • the value of a designated flag 29c among those stored in RAM 29b can be changed accordingly.
  • the value of a flag corresponding to the position of a character pattern desired to be emphasized with a fringe to be displayed on a picture may be set at "1"
  • the value of a flag corresponding to the position of a character pattern not desired to be emphasized and consequently without a fringe to be displayed on a picture may be set at "0"
  • the flag of the fringe presence/absence data storage circuit 29 is set at "0" when it is in an initial state or reset.
  • the read-side address port of RAM 29b is connected to the address converter circuit 29e. Moreover, the address converter circuit 29e receives the line selecting signal R and the column selecting signal C. In this case, the address converter circuit 29e generates the address of a flag indicating the presence or absence of a fringe corresponding to a display character, that is, an address directed to RAM 29b, on receiving the line selecting signal R for determining the vertical position and the column selecting signal C for determining the horizontal position. The value "0" or "1" of a flag 29d designated by this address is read from the data output and output as a fringe presence/absence signal FL.
  • the fringe presence/absence selecting signal FL generated by the fringe presence/absence data storage circuit 29 is transmitted to the serial converter circuit 28.
  • the serial converter circuit 28 selects either display Z with a fringe or display N without a fringe and outputs the result in accordance with the value "1" or "0" of the fringe presence/absence selecting signal FL. As a result, it is possible to effect display selectively with a fringe for emphasis or without a fringe.
  • the fringe presence/absence data storage circuit 29 described above refers to a case where the dual port memory is used. A description will subsequently be given of a different circuit arrangement as it is also feasible.
  • the memory When the display position of the character to be fringed is prefixed, the memory may be ROM. As no data writing is required in this case, ROM and the address converter circuit 29e may constitute the circuit with the omission of the interface 29a. With this arrangement, its function is similar to that of the circuit of Fig. 4 except that the flag indicating the presence or absence of a fringe is not dynamically varied.
  • the address converter circuit 29e may be omitted by connecting bits of the line selecting signal R and the column selecting signal C to RAM or the address input terminal of ROM partially and directly. Even in this case, its function is also similar to that of the above-mentioned circuit.
  • the fringe control circuit comprises an address register for receiving and holding the address according to the control/data signal B from the microcomputer, and a comparator for comparing the address output from the register with the value of the line selecting signal R to output the result as the fringe presence/absence signal FL.
  • Fig. 5 is a block diagram of a specifically arranged serial converter circuit 28 for implementing low power consumption in place of the serial converter circuit 28 of Fig. 3.
  • the fringe presence/absence signal FL is also applied from the fringe presence/absence data storage circuit 29 to the address selecting circuit 6 in this embodiment.
  • This address selecting circuit in this case will be described as an address selecting circuit 26 of Fig. 5. While the fringe presence/absence signal FL is in the state of fringe absence, the address selecting circuit 26 does not vary the value of the address signal L for gaining access to the character generator 7 from "N - 1" to "N" and to "N + 1;” that is, the character generator 7 is not accessed three times. At this time, the value of the address signal L to be generated is only "N" and used for gaining access once, whereby the power consumption is reduced as the number of access operations in the circuit of the CMOS configuration decreases.
  • the serial converter circuit 28 comprises three shift registers 8a, 8b, 8c for respectively receiving the character pattern "P" in parallel.
  • the input terminal LD of the shift register 8b to be supplied with a load signal directly receives a set signal SPM as a character pattern load signal as before.
  • the input terminals LD of the shift registers 8a, 8c do not directly receive set signals SPH, SPL but receive the outputs of respective gates 28g, 28h.
  • the set signals SPM, SPH, SPL are set pulses respectively representing HIGH, MIDDLE, LOW positions and the shift registers 8a, 8b, 8c are loaded with the character pattern "P" at the timing of generating the respective signals.
  • the set signal SPH is a signal indicating the timing of receiving the output of the character generator 7 when the address selecting circuit 26 gains access to the N - 1 line of the character pattern.
  • the set signals SPM, SPL are signals indicating the timing of receiving the output of the character generator 7 when the address selecting circuit 26 gains access to the N and N - 1 lines of the character pattern, respectively.
  • These set signals are generated in the serial converter circuit 28 in response to the generation of the address signal L in the address selecting circuit 26 or otherwise by receiving the timing signal (shown by a dotted line) from the address selecting circuit 26 and decoding it.
  • the gate 28g receives the set signal SPH at one input terminal, whereas the gate 28h received the set signal SPL at one input terminal and the fringe presence/absence signal FL at the other terminal from the fringe presence/absence data storage circuit 29. Then these signal values are ANDed, whereby the shift registers 8a, 8c are supplied by the fringe presence/absence signal FL with masking set signals at their input terminals LD.
  • the input terminal CLK of the shift register 8b directly receives the dot clock D as usual.
  • the input terminals CLK of the shift registers 8a, 8c do not directly receive the dot clock D but receive the outputs of the gate 28e, 28f.
  • the gates 28e, 28f receive the dot clock D at their one input terminals and the fringe presence/absence signal FL at the other terminals. Then these signal values are ANDed, whereby the shift registers 8a, 8c are supplied by the fringe presence/absence signal FL with masking set signals at their input terminals CLK (see Fig. 5).
  • the respective outputs of the shift registers 8a, 8b, 8c are input to a fringe signal generating circuit 8d where a signal y of a fringed pattern "Y" and this signal is applied to CRT 9. Moreover, the output of the shift register 8b is applied to CRT 9 as a signal p of the character pattern "P".
  • the address selecting circuit 26 When the address selecting circuit 26 is instructed not to effect fringing on receiving the fringe presence/absence signal FL, it does not generate addresses "N - 1", "N + 1" on adjoining lines. Only address “N” is applied onto the address signal L during the period T0. Therefore, the address selecting circuit 26 applies the read address "Q" read from the line selecting signal R and the column selecting signal C to the code data latch 25 as the address signal U, whereby the character code "G" stored at the address "Q" of the display data RAM 5 is read.
  • the address selecting circuit 26 applies “N” to the address signal L during the period T2.
  • the character generator 7 reads the character pattern "P" on No. "N” line from the matrix pattern of the character code "G". Since the set signal SPH is masked by the fringe presence/absence signal FL, however, the character pattern "P" will never be received by the shift register 8a of the serial converter circuit 28.
  • the address selecting circuit 26 keeps applying "N” to the address signal L during the period T3. Therefore, the character generator 7 also keeps outputting the character pattern "P". Then only the character pattern "P" is received by the shift register 8b of the serial converter circuit 28 in response to the set signal SPM and used to output an image.
  • the address selecting circuit 26 keeps applying "N" to the address signal L even during the period T4. Therefore, the character generator 7 also keeps outputting the character pattern "P". As the set signal SPL has been masked by the fringe presence/absence signal FL, however, the character pattern "P" is not also received by the shift register 8c of the serial converter circuit 28.
  • the address selecting circuit in the character image signal generating circuit generates the address signal directed to the character generator only once during the predetermined period when the character is not fringed by the fringe presence/absence signal. Consequently, the control circuit for controlling the address decoder, the output buffer and the like in the character generator receiving the address signal operates only once. As the switching frequency is reduced to 1/3 even in the character generator, the power consumption also results in decreasing to about 1/3.
  • the fringe presence/absence data storage circuit is provided in the embodiment of Fig. 3, the fringe presence/absence data may be generated directly by the microcomputer before being delivered to the serial converter circuit or the address selecting circuit.
  • the period of horizontally scanning the line equivalent in width to one character pattern is given as T0 and the period T0 is divided into four in the embodiment shown: namely, T1, T2, T3, T4.
  • the address selecting circuit is adapted to reading data from the display data RAM during the initial period T1. Since the address selecting circuit has two systems of gaining access to the display data RAM and the character generator, it may be adapted to read subsequent data from the display RAM during the last period T4 without reading the subsequent data during the next period T0 following the last period T4 as in the case of so-called pipe line control. It is therefore possible to control simultaneously the next period T1 together with the preceding last period T4.
  • the microcomputer may needless to say be any control unit.

Abstract

A picture display apparatus capable of displaying fringed characters is provided with a latch circuit (25) for latching a character code read from a display data RAM (5). The latch circuit (25) is provided between the RAM (5) and a character generator (7) and is used to receive and hold the character code read from the RAM (5) once and to supply the character code thus held to the character generator (7). A write circuit writes the character code to the RAM (5) when the latch circuit (25) is not so timed as to receive the character code from the RAM (5).

Description

    BACKGROUND OF THE INVENTION Technical Field
  • The present invention relates generally to picture display apparatus and more particularly to a picture display apparatus such as a CRT display, a so-called video movie (or a video camera) and an analog character display apparatus having the function of superimposing fringed characters or patterns on an image.
  • Background Art
  • Fig. 6 is a block diagram illustrating a display apparatus having character display functions, such as a video movie and an analog character display apparatus heretofore in use for displaying analog images and characters (hereinafter simply called "character display equipment"), mainly depicting its character image signal generating circuitry.
  • The character image signal generating circuit 13 is provided with a display data RAM 5 for storing all character codes to be displayed on a picture at a time.
  • In order to write a character code "W" supplied from a microcomputer 1 to the display data RAM 5, this circuit is provided with a write address register 2, a write data register 3, a write synchronizing circuit 4, and an address selecting circuit 6. The write address register 2 receives a control/data signal B from the microcomputer 1 and holds an address signal A therein. The write data register 3 holds the character code "W" and applies it onto a character signal W. The write synchronizing circuit 4 generates a write synchronizing signal S according to the control signal of the control/data signal B. Further, the address selecting circuit 6 generates an address signal U directed to the display data RAM 5 on receiving the write signal S.
  • In order to read a display character code "G" from the display data RAM 5, the character image signal generating circuit 13 is provided with a vertical address counter 12, an oscillating circuit 11 and a horizontal address counter 10. The vertical address counter 12 generates a line selecting signal R for determining a vertical position on a display picture on receiving a vertical synchronizing signal V and a horizontal synchronizing signal H in synchronization with a scanning line, and applies the line selecting signal R to the address selecting circuit 6. The oscillating circuit 11 generates a so-called dot clock D on receiving the horizontal synchronizing signal H synchronous with the oscillation starting phase thereof and having a period corresponding to the horizontal scanning interval of each display dot on the display picture so as to obtain timing during the horizontal scanning. The horizontal address counter 10 generates a column selecting signal C on receiving the horizontal synchronizing signal H and the dot clock D for determining a horizontal position on the display picture and applies the column selecting signal C to the address selecting circuit 6 and the write synchronizing circuit 4.
  • In order to display a pattern of the character code "G" thus selected, the character image signal generating circuit 13 is further provided with a character generator 7 and a parallel/serial converter circuit 8 (hereinafter called a serial converter circuit 8). The character generator 7 generates a character pattern "P" equivalent to one line out of the pattern equivalent to one character on receiving an address signal L generated in the address selecting circuit 6 and the character code "G" on the character signal G. The serial converter circuit 8 sequentially outputs a character pattern having a plurality of bits equivalent to one line dot by dot through the dot clock D. That output is combined with another image signal E before being applied to CRT 9 on which a superimposed image is displayed.
  • The serial converter circuit 8 has a circuit for generating fringed patterns and also can combine the character pattern "P" having a fringed pattern "Y" with the image signal E to make CRT 9 display the combination.
  • Although the address selecting circuit 6 has been so defined since it selects either the address supplied from the outside or what is internally produced and gains access to the display data RAM 5, it functions as an access circuit with respect to the display data RAM 5 and the character generator 7.
  • A description will subsequently be given of the operation of the character image signal generating circuit 13 thus arranged when the character code "W" supplied from the microcomputer 1 is written to the display data RAM 5.
  • When the microcomputer 1 supplies a character code "W" to be written to the display data RAM 5 as its data to the write data register 3 according to the control/data signal B, the write data register 3 as a recipient holds the data as the character code "W" and then supplies the data onto the character signal W. When the microcomputer 1 supplies an address "A" in the display data RAM 5 to be written thereto as its data to the address register 2 according to the control/data signal B, the write address register 2 as a recipient holds the address "A" and supplies it onto the address signal A. When the microcomputer 1 supplies to the write synchronizing circuit 4 information about that the write address register 2 and the write data register 3 respectively hold the address signal A and the character code "W" in the form of a control signal according to the control/data signal B and ready for the write operation, the write synchronizing circuit 4 as a recipient tries to send out a write synchronizing signal S for effecting the write operation.
  • At this time, however, the write synchronizing circuit 4 outputs the write synchronizing signal S while avoiding the timing at which the character code "G" during a period of scanning an ineffective picture necessitating no character signal G is being read from the display data RAM 5, since the display character code "G" selected by the address signal U generated by the address selecting circuit 6 that has received the line selecting signal R and the column selecting signal C is read in synchronization with the horizontal synchronizing signal H and the vertical synchronizing signal V. The illustration of an input signal directed to the write synchronizing circuit 4 necessary for making the above-noted decision has been omitted in Fig. 3. On receiving the write synchronizing signal S, the address selecting circuit 6 selects the address signal A and supplies the address "A" on the address signal A to the display data RAM 5 as the address signal U together with the write signal, whereby the character code "W" is written to the address "A" in the display data RAM 5 on receiving the address signal U and the character signal W.
  • A description will subsequently be given of the operation of the circuit at the time the character code "G" to be displayed is selected and read from the display data RAM 5.
  • On receiving the vertical synchronizing signal V, the vertical address counter 12 initialized its count and on receiving the horizontal synchronizing signal H, it counts up the value and outputs the line selecting signal R for determining the vertical position of a scanning line. On receiving the horizontal synchronizing signal H, the oscillation circuit 11 initialized the oscillation phase, generates and outputs the dot clock D of a frequency corresponding to the horizontal scanning speed of the scanning line. On receiving the horizontal synchronizing signal H, the horizontal address counter 10 initialized its count and on receiving the dot clock D, it counts up the value and outputs the column selecting signal C for determining the horizontal position of the scanning line. The address selecting circuit 6 receives the line address signal R and the column address signal C thus generated, generates the address signal U intended for the display data RAM 5 and the address signal L intended for the character generator 7 by subjecting these address signals to computation in conformity with the corresponding storage modes, and supplies the results to the display data DRAM 5 and the character generator 7, respectively.
  • On receiving the address signal U, the display data RAM 5 reads the character code "G" prestored at the address designated thereby and supplies it to the character generator 7 as the character signal G. The character generator 7 may be ROM for storing character patterns, for instance. On receiving the character code "G", the character generator 7 selects a pattern (in a matrix configuration) equivalent to one character corresponding to the code and on further receiving the address signal L, outputs the character pattern "P" equivalent to one line in the pattern equivalent to the one character.
  • In order to generate a fringed pattern, patterns on upper and lower lines are needed, that is, patterns corresponding to three lines are required. Provided the character pattern "P" to be displayed is indicated when the address signal L is "N" in value, the address signal L within the time required to scan one character width varies in value from "N - 1", "N" to "N + 1" and character patterns equivalent to three lines within a pattern equivalent to one character are sequentially read onto the pattern signal P (see Fig. 2(a)).
  • Given a period during which the address selecting circuit 6 supplied with the column selecting signal C horizontally scans a line equivalent in width to one character pattern is T0 in order to perform the operation as noted above, the period T0 is divided into four: T1, T2, T3, T4 (see Fig. 2(b)) and the address selecting circuit 6 operates in the respective periods as follows:
       The address selecting circuit 6 applies a read address "Q" generated from the line selecting signal R and the column selecting signal C to the display data RAM 5 as the address signal U during the period T1, whereby the character code "G" stored at the address "Q" in the display data RAM 5 is read onto the character signal G.
  • The address selecting circuit 6 reads a character pattern on a line adjacent to the line "N" intended for scanning to generate the fringed pattern "Y" during the period T2. Then the address selecting circuit 6 applies "N - 1" to the address signal L at this timing during this period. On receiving "N - 1" and the character code "G", the character generator 7 reads a pattern on No. "N - 1" line from the matrix pattern of the character code "G" as a character signal P.
  • As the character generator 7 is using the character code "G" during this period, the character code "G" read from the display data RAM 5 onto the character signal G needs to remain stable. Consequently, the address signal U as the input of the display data RAM 5 ought to be stable. Moreover, the address selecting circuit 6 generating the address signal U needs to be applying the address "Q" onto the address signal U.
  • The character pattern "P" on the line "N" intended for scanning is read to generate the fringed pattern "Y" and to display the original character pattern "P" during the period T3. Then the address selecting circuit 6 applies "N" to the address signal L at this timing during this period. On receiving "N" and the character code "G", the character generator 7 reads a pattern on No. "N" line, that is, the character pattern "P" from the matrix pattern of the character code "G" as the character signal P.
  • As the character generator 7 is using the character code "G" even during this period, the character code "G" read from the display data RAM 5 onto the character signal G needs to remain stable. Consequently, the address signal U as the input of the display data RAM 5 ought to be stable. Moreover, the address selecting circuit 6 generating the address signal U needs to be applying the address "Q" onto the address signal U.
  • The address selecting circuit 6 reads a character pattern on a line adjacent to the line "N" intended for scanning to generate the fringed pattern "Y" during the period T4. Then the address selecting circuit 6 applies "N + 1" to the address signal L at this timing during this period. On receiving "N + 1" and the character code "G", the character generator 7 reads a pattern on No. "N + 1" line from the matrix pattern of the character code "G" as a character signal P.
  • As the character generator 7 is using the character code "G" also during this period, the character code "G" read from the display data RAM 5 onto the character signal G needs to remain stable. Consequently, the address signal U as the input of the display data RAM 5 ought to be stable. Moreover, the address selecting circuit 6 generating the address signal U needs to be applying the address "Q" onto the address signal U.
  • In other words, the address selecting circuit 6 generating the address signal U has to keep outputting the address "Q" in a stable condition until the period T0 is terminated after it has read the address "Q" onto the address signal U.
  • The serial converter circuit 8 has shift registers for converting parallel data to serial data and normally comprises a set of three shift registers as a principal unit in order to process character patterns equivalent to three lines necessary for generating the fringed pattern. This circuit operates to latch the character pattern "P" formed of a plurality of bits and character patterns adjacent thereto on both sides and outputs the character pattern "P" and the fringed pattern "Y" thus generated serially dot by dot on receiving the dot clock D.
  • The image signal generated in the character image signal generating circuit 13 and sequentially output dot by dot is superimposed by the apparatus on another image signal E before being displayed on CRT 9.
  • A description has been given of the character image signal generating circuit 13 of the prior art character display equipment as a specific example. A description will subsequently be given of especially the write synchronizing circuit 4.
  • The conventional character display equipment is, as disclosed in Japanese Laid-Open Patents No. 124084/1988 and No. 124891/1989, is provided for the purpose of preventing a picture from flickering. More specifically, while the display data RAM 5 is outputting the character code "G", the character code on the character signal G becomes unstable when the address signal A for writing is selected and applied to the address signal U. The character pattern on the pattern signal P output from the character generator 7 as designated by the unstable character code tends to become unstable as well. As a result, because part of the pattern becomes what ought not be displayed, such undesirable flickering appears on the picture. Particularly in the case of the above-mentioned character display equipment capable of displaying fringed characters, the undesirable flickering tends to easily appear on the picture. In order to obviate such an inconvenience, the conventional write synchronizing circuit 4 in the equipment of this kind is designed to output the write synchronizing signal S only during horizontal and vertical fly-back time of a scanning line (in a so-called ineffective picture period) where no data is read from the display data RAM 5.
  • However, data transfer speed and timing are restricted in the conventional character display equipment since the ineffective picture period is only utilized to write data to the display data RAM 5. Therefore, the problem is that the microcomputer is kept waiting as the updating of the display picture is slow. This problem is quite common to picture display apparatus such as video movies and analog character display equipment having the function of displaying fringed characters.
  • SUMMARY OF THE INVENTION
  • A picture display apparatus capable of displaying fringed characters according to the present invention comprises a memory, a character generator, a write circuit for storing character codes and for writing the codes to the memory, wherein a latch circuit for latching the character code read from the memory is provided between the memory and the character generator, the latch circuit operating to receive and hold the character code read from the memory once before delivering the character code read therefrom to the character generator, and wherein the write circuit operates to write the character code to the memory when the latch circuit is not so timed as to receive the character code from the memory.
  • More specifically, a code data latch for latching the character code is provided between a display data RAM and the character generator in the above-mentioned conventional circuit arrangement represented by the character image signal generating circuitry of the character display equipment and this code data latch receives and holds the character code read from the display data RAM once before delivering the character code read therefrom to the character generator, whereas the write circuit outputs a write synchronizing signal on receiving a control signal from a microcomputer while the code latch is in such an operating state that it is not to receive the character code from the display data RAM.
  • With the arrangement above, unlike the conventional character display equipment, there exists timing at which data can be written to the display data RAM within the time each of the character patterns that can be present in plurality is displayed during the scanning of one line of an effective picture.
  • In other words, the character pattern is read a plurality of times to generate a fringed pattern during the time one character pattern width is scanned. If, however, attention is directed to the fact that the character codes applied to the character generator are the same during that period, data may be read from the display data RAM only once on condition that the character code read from the display data RAM is latched by the code data latch. While the character generator is reading out the character pattern on receiving the character code from the code data latch, the output of the display data RAM may be any data. Therefore, no undesirable flicker will appear on the picture as long as data is written to the display data RAM at this timing.
  • The operation of the circuit at this time will be described in detail. Data is read from the display data RAM once at the beginning of a period (T0) (i.e., a period T1) during which one character pattern width is scanned. More specifically, an address selecting circuit supplies to the display data RAM an address signal derived from a line selecting signal R and a column selecting signal C and on receiving the address signal, the display data RAM outputs the character code designated thereby. The code data latch holds the character code.
  • During the period of scanning the one character pattern width, data reading from the character generator for character fringing is carried out a plurality of times (normally three times), the character fringing being carried out during the periods (i.e., T2, T3, T4) of data reading from the character generator after the period (i.e., T1) of data reading from the display data RAM. At this time, the character code received by the character generator needs to remain stable.
  • In the circuit according to the present invention, the character code received by the character generator is not output from the display data RAM directly and continuously but held by the code data latch. The character code received by the character generator remains stable even though the output of the display data RAM is unstable during that time. Consequently, the character pattern is prevented from falling into disorder, thus causing no undesirable flickering to appear on the picture.
  • Therefore, the write synchronizing circuit outputs the write synchronizing signal on receiving the control signal from the microcomputer during the period of data reading from the character generator in addition to during the period of scanning the ineffective picture, so that data can be written to the display data RAM. As a result, it is unnecessary for the microcomputer to wait for a long period of time in order to transfer data. As data can be transfer efficiently, a picture can quickly be updated.
  • Incidentally, not only sign codes prescribed by JIS and ASCII codes but also color and blink information may be added to the character codes.
  • It is therefore an object of the present invention to provide a picture display apparatus such as a video movie and an analog character display apparatus having the function of displaying a fringed character such that the flicker of a display image is reducible.
  • It is another object of the present invention to provide a picture display apparatus having the function of displaying a fringed character such that a display picture is quickly updated and that a controller such as a microcomputer for controlling display is least kept waiting.
  • It is still another object of the present invention to provide a picture display apparatus capable of speedily displaying a fringed character free from flickering.
  • It is a further object of the present invention to provided a picture display apparatus having the function of displaying a fringed character such that it is capable of reducing not only the flicker of a display image but also power consumption.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • Fig. 1 is a block diagram of a picture display apparatus embodying the present invention, mainly depicting its character image signal generating circuitry.
  • Fig. 2(a) is a diagram illustrating a character pattern in character display featuring a picture display apparatus embodying the present invention and an exemplary fringe pattern surrounding vertical and horizontal dots.
  • Fig. 2(b) is a time table illustrating signal-to-signal relations around a code data latch featuring character display according to the present invention.
  • Fig. 3 is a block diagram of an picture display apparatus embodying the present invention, mainly depicting its character image signal generating circuitry.
  • Fig. 4 is a detailed block diagram of a storage circuit for storing data indicating the presence or absence of a fringe featuring the picture display apparatus of Fig. 3.
  • Fig. 5 is a block diagram of still another picture display apparatus embodying the present invention, mainly depicting its serial converter circuit.
  • Fig. 6 is a block diagram of conventional character display equipment, mainly depicting its character image signal generating circuitry.
  • DESCRIPTION OF THE PREFERRED EMBODIMENT
  • Fig. 1 is a block diagram of picture display equipment embodying the present invention, mainly depicting its character image signal generating circuitry and this corresponds to Fig. 6 illustrating the prior art. The configuration of the character display equipment in this embodiment is different from what is shown in Fig. 6 in that a code data latch 25 is newly provided while a write synchronizing circuit 24 is an improved version of the write synchronizing circuit 4. The code data latch 25 receives and holds a character code "G" on a character signal G read from a display data RAM 5 and applies the character code "G" to a character generator 7 as a character signal F. After receiving a column selecting signal C from a horizontal address counter, the write synchronizing circuit 24 outputs a write synchronizing signal S on receiving a control signal from a microcomputer 1 according to its control/data signal B on condition that the code data latch 25 has not received the character signal G, that is, it has not yet been activated (T2, T3, T4 as noted previously).
  • Referring to a timing table of Fig. 2, a detailed description will be given of the feasibility of data writing to the display data RAM 5 during the period of displaying each character pattern with the arrangement above.
  • As in the case of the conventional character display equipment, the period of scanning one character pattern width is given as T0 and the period T0 is divided into four: T1, T2, T3, T4.
  • The address selecting circuit 6 applies a read address "Q" generated from a line selecting signal R and a column selecting signal C to the display data RAM 5 as an address signal U during the period T1, whereby the character code "G" stored at the address "Q" in the display data RAM 5 is read onto the character signal G. The code data latch 25 receives one bit of the column selecting signal C as a clock signal, then receives and holds the character code "G" to execute the output of display data RAM 5.
  • The code data latch 25 in place of the display data RAM 5 outputs the character code "G" held thereby as the character signal F during the period T2. As it is necessary to read a character pattern on a line adjacent to the line "N" intended for scanning to generate a fringed pattern "Y", the address selecting circuit 6 applies "N - 1" to an address signal L at this timing during this period. On receiving "N - 1", the character generator 7 reads a character pattern on No. "N - 1" line from the matrix pattern of one character of the character code "G" as a pattern signal P.
  • As the display data RAM 5 is not restricted during this period, the write synchronizing circuit 24 outputs a write synchronizing signal S on receiving the control signal from the microcomputer 1 according to its control/data signal B. Then the address selecting circuit 6 selects an address "A2" on an address signal A as the address signal U on receiving the signal S during the timing period T2 and outputs the address "A2" together with the write signal, whereby a character code "W2" on a character signal W is written to the display data RAM 5.
  • The code data latch 25 in place of the display data RAM 5 outputs the character code "G" held thereby as the character signal during the period T3 as well. The address selecting circuit 6 applies "N" to the address signal L during this period. On receiving "N", the character generator 7 reads a character pattern "P" on No. "N" line from the matrix pattern of one character of the character code "G" as the pattern signal P.
  • As the display data RAM 5 is not restricted also during this period, the write synchronizing circuit 24 outputs write synchronizing signal S on receiving the control signal from the microcomputer 1 according to its control/data signal B. Then the address selecting circuit 6 selects an address "A3" on the address signal A as the address signal U on receiving the signal S during the timing period T3 and outputs the address "A3" together with the write signal, whereby a character code "W3" on the character signal W is written to the display data RAM 5.
  • The code data latch 25 in place of the display data RAM 5 outputs the character code "G" held thereby as the character signal F also during the period T4. As it is necessary to read a character pattern on a line adjacent to the line "N" intended for scanning to generate a fringed pattern "Y", the address selecting circuit 6 applies "N + 1" to an address signal L at this timing during this period. On receiving "N + 1", the character generator 7 reads a character pattern on No. "N + 1" line from the matrix pattern of one character of the character code "G" as the pattern signal P.
  • As the display data RAM 5 is not restricted also during this period, the write synchronizing circuit 24 outputs write synchronizing signal S on receiving the control signal from the microcomputer 1 according to its control/data signal B. Then the address selecting circuit 6 selects an address "A4" on the address signal A as the address signal U on receiving the signal S during the timing period T4 and outputs the address "A4" together with the write signal, whereby a character code "W4" on the character signal W is written to the display data RAM 5.
  • In this way, the character code "G" received by the character generator is not kept outputting directly by the display data RAM 5 but held and output by the code data latch 25 instead in the circuit of the present invention. Consequently, the character code "G" on the character signal F received by the character generator remains stable even though the output of the display data RAM 5 is unstable then and the picture is prevented from flickering.
  • It is therefore possible to write data from the microcomputer 1 to the display data RAM 5 during the periods T2, T3, T4 of data reading from the character generator, that is, about 3/4 period of time, even during the period of scanning an effective picture in addition to that of scanning a so-called ineffective picture during horizontal and vertical fly-back time of a scanning line. In this case, the code data latch 25 receives one bit of the column selecting signal C as the clock signal and further receives and holds the character code "G" only during the read period T1 as an operating period.
  • Although a description has been given of writing during the period of scanning the effective picture featuring the present invention, the description of other operations including the outputting of the write synchronizing signal S during the period of scanning the ineffective picture will be omitted as they are similar to those in the prior art example.
  • Since the present invention features the utilization of the period of data reading required to generate a fringed pattern, it can be applicable to not only character image signal generating circuits of display apparatus designed for only characters but also those of image display apparatus such as televisions, VTRs, video cameras and laser discs for superimposing fringed characters, titles and the like.
  • As set forth above, the image display apparatus for displaying characters according to the present invention permits data from the microcomputer to be written to the display data RAM without the flickering of the picture only by the addition of a simple circuit. Data can thus be transfer without causing the microcomputer to be kept waiting and simultaneously updated quickly. High-speed fringe display is also made possible.
  • As will readily be understood from the description given above, high-speed character-to-character display is made possible in the embodiment of Fig. 1. In other words, fringing can be implemented at high speed on a character basis instead of a line basis.
  • Fig. 3 illustrates an embodiment in which a fringed character is displayed at higher speed, fringing being implemented on a character basis, and the character is made emphasizable. In this case, a fringe presence/absence data storage circuit 29 is additionally provided in the embodiment of Fig. 1.
  • The fringe presence/absence data storage circuit 29 can store a flag of one picture indicating the presence or absence of a fringe corresponding to each character on receiving flag data from the microcomputer 1. On receiving a line selecting signal R from a vertical address counter 12 and a column selecting signal C from a horizontal address counter 10, this circuit stores the flag data of one picture at the address determined by these signals. Further, the flag data are sequentially supplied from this circuit to a parallel/serial converter circuit 28 (hereinafter called "serial converter circuit 28"). The serial converter circuit 28 is provided in substitution for the serial converter circuit 8, the difference therebetween being that the former operates to apply to CRT 9 a signal incorporating a fringe signal corresponding to a character in response to a signal from the fringe presence/absence data storage circuit 29 or a fringe absence output signal.
  • Fig. 4 illustrates a specific exemplary fringe presence/absence data storage circuit 29. This circuit comprises RAM 29b as a main component, an interface 29a with the microcomputer and an address converter circuit 29e.
  • A dual port memory is used for RAM 29b and its write-side address port is connected to the interface 29a. Moreover, the interface 29a is connected via a control/data signal B to the microcomputer 1. Consequently, the microcomputer 1 sends the control signal, an address and data via the control/data signal B to the interface 29a, whereas the interface 29a gains access to RAM 29b. The value of a designated flag 29c among those stored in RAM 29b can be changed accordingly. Therefore, the value of a flag corresponding to the position of a character pattern desired to be emphasized with a fringe to be displayed on a picture may be set at "1", whereas the value of a flag corresponding to the position of a character pattern not desired to be emphasized and consequently without a fringe to be displayed on a picture may be set at "0". The flag of the fringe presence/absence data storage circuit 29 is set at "0" when it is in an initial state or reset.
  • The read-side address port of RAM 29b is connected to the address converter circuit 29e. Moreover, the address converter circuit 29e receives the line selecting signal R and the column selecting signal C. In this case, the address converter circuit 29e generates the address of a flag indicating the presence or absence of a fringe corresponding to a display character, that is, an address directed to RAM 29b, on receiving the line selecting signal R for determining the vertical position and the column selecting signal C for determining the horizontal position. The value "0" or "1" of a flag 29d designated by this address is read from the data output and output as a fringe presence/absence signal FL.
  • The fringe presence/absence selecting signal FL generated by the fringe presence/absence data storage circuit 29 is transmitted to the serial converter circuit 28. The serial converter circuit 28 selects either display Z with a fringe or display N without a fringe and outputs the result in accordance with the value "1" or "0" of the fringe presence/absence selecting signal FL. As a result, it is possible to effect display selectively with a fringe for emphasis or without a fringe.
  • The fringe presence/absence data storage circuit 29 described above refers to a case where the dual port memory is used. A description will subsequently be given of a different circuit arrangement as it is also feasible.
  • When an ordinary RAM is used for the memory, it is only necessary to provide the interface 29a, the address converter circuit 29e and an additional circuit equivalent to the address selecting circuit 6. With this arrangement, its function is similar to that of the circuit of Fig. 4 except that data writing to RAM 29b from the microcomputer 1 is restricted while the fringe presence/absence selecting signal FL is being output.
  • When the display position of the character to be fringed is prefixed, the memory may be ROM. As no data writing is required in this case, ROM and the address converter circuit 29e may constitute the circuit with the omission of the interface 29a. With this arrangement, its function is similar to that of the circuit of Fig. 4 except that the flag indicating the presence or absence of a fringe is not dynamically varied.
  • On condition that the display position of the character on the picture is determined in such a way that the values of the line selecting signal R and the column selecting signal C correspond to a multiple of the second power of 2, the address converter circuit 29e may be omitted by connecting bits of the line selecting signal R and the column selecting signal C to RAM or the address input terminal of ROM partially and directly. Even in this case, its function is also similar to that of the above-mentioned circuit.
  • When one designated line is only to be controlled, moreover, the fringe control circuit comprises an address register for receiving and holding the address according to the control/data signal B from the microcomputer, and a comparator for comparing the address output from the register with the value of the line selecting signal R to output the result as the fringe presence/absence signal FL.
  • Notwithstanding, the application of such a picture processing apparatus to a portable video movie still poses a problem in power consumption because equipment of this sort is normally supplied with power from a battery and besides desired to operate for hours. Consequently, the above-mentioned image display circuit for use in displaying characters is designed as a low power consumption type using a number of CMOS circuits. It is therefore undesirable to provide the circuit with the code data latch circuit 25 and the fringe presence/absence data storage circuit 29 as the power consumption of such a portable video movie increases. A description will subsequently be given of a circuit for reducing power consumption in the equipment of that sort as a further embodiment of the present invention.
  • Fig. 5 is a block diagram of a specifically arranged serial converter circuit 28 for implementing low power consumption in place of the serial converter circuit 28 of Fig. 3. In order to reduce power consumption, the fringe presence/absence signal FL is also applied from the fringe presence/absence data storage circuit 29 to the address selecting circuit 6 in this embodiment. This address selecting circuit in this case will be described as an address selecting circuit 26 of Fig. 5. While the fringe presence/absence signal FL is in the state of fringe absence, the address selecting circuit 26 does not vary the value of the address signal L for gaining access to the character generator 7 from "N - 1" to "N" and to "N + 1;" that is, the character generator 7 is not accessed three times. At this time, the value of the address signal L to be generated is only "N" and used for gaining access once, whereby the power consumption is reduced as the number of access operations in the circuit of the CMOS configuration decreases.
  • The serial converter circuit 28 comprises three shift registers 8a, 8b, 8c for respectively receiving the character pattern "P" in parallel. The input terminal LD of the shift register 8b to be supplied with a load signal directly receives a set signal SPM as a character pattern load signal as before. However, the input terminals LD of the shift registers 8a, 8c do not directly receive set signals SPH, SPL but receive the outputs of respective gates 28g, 28h. In this case, the set signals SPM, SPH, SPL are set pulses respectively representing HIGH, MIDDLE, LOW positions and the shift registers 8a, 8b, 8c are loaded with the character pattern "P" at the timing of generating the respective signals.
  • The set signal SPH is a signal indicating the timing of receiving the output of the character generator 7 when the address selecting circuit 26 gains access to the N - 1 line of the character pattern. Similarly, the set signals SPM, SPL are signals indicating the timing of receiving the output of the character generator 7 when the address selecting circuit 26 gains access to the N and N - 1 lines of the character pattern, respectively. These set signals are generated in the serial converter circuit 28 in response to the generation of the address signal L in the address selecting circuit 26 or otherwise by receiving the timing signal (shown by a dotted line) from the address selecting circuit 26 and decoding it.
  • The gate 28g receives the set signal SPH at one input terminal, whereas the gate 28h received the set signal SPL at one input terminal and the fringe presence/absence signal FL at the other terminal from the fringe presence/absence data storage circuit 29. Then these signal values are ANDed, whereby the shift registers 8a, 8c are supplied by the fringe presence/absence signal FL with masking set signals at their input terminals LD.
  • Further, the input terminal CLK of the shift register 8b directly receives the dot clock D as usual. However, the input terminals CLK of the shift registers 8a, 8c do not directly receive the dot clock D but receive the outputs of the gate 28e, 28f. The gates 28e, 28f receive the dot clock D at their one input terminals and the fringe presence/absence signal FL at the other terminals. Then these signal values are ANDed, whereby the shift registers 8a, 8c are supplied by the fringe presence/absence signal FL with masking set signals at their input terminals CLK (see Fig. 5).
  • The respective outputs of the shift registers 8a, 8b, 8c are input to a fringe signal generating circuit 8d where a signal y of a fringed pattern "Y" and this signal is applied to CRT 9. Moreover, the output of the shift register 8b is applied to CRT 9 as a signal p of the character pattern "P".
  • With this arrangement, the supply of the set signals SPH, SPL and the dot clock D to the shift registers 8a, 8c is suspended as they are masked by the fringe presence/absence signal FL when fringing is not implemented. Consequently, two out of the three sets of shift registers are not switched with the effect of reducing power consumption in the serial converter circuit.
  • The operation will briefly be described as follows. When the address selecting circuit 26 is instructed not to effect fringing on receiving the fringe presence/absence signal FL, it does not generate addresses "N - 1", "N + 1" on adjoining lines. Only address "N" is applied onto the address signal L during the period T0. Therefore, the address selecting circuit 26 applies the read address "Q" read from the line selecting signal R and the column selecting signal C to the code data latch 25 as the address signal U, whereby the character code "G" stored at the address "Q" of the display data RAM 5 is read.
  • The address selecting circuit 26 applies "N" to the address signal L during the period T2. On receiving "N" and the character code "G", the character generator 7 reads the character pattern "P" on No. "N" line from the matrix pattern of the character code "G". Since the set signal SPH is masked by the fringe presence/absence signal FL, however, the character pattern "P" will never be received by the shift register 8a of the serial converter circuit 28.
  • The address selecting circuit 26 keeps applying "N" to the address signal L during the period T3. Therefore, the character generator 7 also keeps outputting the character pattern "P". Then only the character pattern "P" is received by the shift register 8b of the serial converter circuit 28 in response to the set signal SPM and used to output an image.
  • The address selecting circuit 26 keeps applying "N" to the address signal L even during the period T4. Therefore, the character generator 7 also keeps outputting the character pattern "P". As the set signal SPL has been masked by the fringe presence/absence signal FL, however, the character pattern "P" is not also received by the shift register 8c of the serial converter circuit 28.
  • In this way, the address selecting circuit in the character image signal generating circuit generates the address signal directed to the character generator only once during the predetermined period when the character is not fringed by the fringe presence/absence signal. Consequently, the control circuit for controlling the address decoder, the output buffer and the like in the character generator receiving the address signal operates only once. As the switching frequency is reduced to 1/3 even in the character generator, the power consumption also results in decreasing to about 1/3.
  • Although the fringe presence/absence data storage circuit is provided in the embodiment of Fig. 3, the fringe presence/absence data may be generated directly by the microcomputer before being delivered to the serial converter circuit or the address selecting circuit.
  • The period of horizontally scanning the line equivalent in width to one character pattern is given as T0 and the period T0 is divided into four in the embodiment shown: namely, T1, T2, T3, T4. With respect to the periods resulting from the division, the address selecting circuit is adapted to reading data from the display data RAM during the initial period T1. Since the address selecting circuit has two systems of gaining access to the display data RAM and the character generator, it may be adapted to read subsequent data from the display RAM during the last period T4 without reading the subsequent data during the next period T0 following the last period T4 as in the case of so-called pipe line control. It is therefore possible to control simultaneously the next period T1 together with the preceding last period T4.
  • Although the picture display apparatus with a self-contained microcomputer has been described by way of example in the embodiment shown, the microcomputer may needless to say be any control unit.

Claims (14)

  1. A picture display apparatus capable of displaying fringed characters, comprising a memory (5), a character generator (7), a write circuit (2-4) for storing character codes and for writing the codes to said memory (5), characterised in that
       a latch circuit (25) for latching the character code read from said memory (5) is provided between said memory (5) and said character generator (7), said latch circuit (25) operating to receive and hold the character code read from said memory (5) once before delivering the character code read therefrom to said character generator (7), said write circuit (2-4) operating to write the character code to said memory (5) when said latch circuit (25) is not so timed as to receive the character code from said memory (5).
  2. The apparatus of claim 1, further comprising a controller (1), wherein said write circuit (2-4) comprises an address register (2) for holding address data received from said controller (1) before delivering the address data to said memory (5) and a data register (3) for holding the character code received from said controller (1) before delivering the character code to said memory (5), and receives a control signal from said controller (1) and a line selecting signal for determining a vertical position on a display picture.
  3. The apparatus of claim 2, further comprising an access circuit (6) for accessing said memory (5) to read the character code therefrom and for accessing said character generator (7) to read said pattern therefrom, said access circuit (6) operating to receive the address data stored in said address register (2), in place of said write circuit, operating to deliver the address data to said memory (5) as an access address at the timing of receiving the control signal from said write circuit to cause the character code of said data register (3) to be written.
  4. A picture display apparatus comprising a memory (5), a character generator (7) and a write circuit for storing character codes and for writing the codes to said memory (5),
       said apparatus being operable to display a character corresponding to a character code on dividing into a plurality of periods a period of horizontally scanning a line equivalent to one character pattern, accessing said memory (5) in the initial period resulting from the division, generating a pattern of one line constituting a character pattern with respect to a character to be displayed by accessing said character generator (7) in accordance to a character code, supplying the pattern thus generated to display equipment as a serial pattern, repeating the operation of accessing said memory (5), and updating the access position of the pattern of one line of said character pattern correspondingly,
       said apparatus further comprising an access circuit (6) for accessing said character generator (7) a plurality of times during the periods following the initial period resulting from the division to generate a fringed pattern to be generated with respect to the character pattern related to said character accompanying said pattern equivalent to one line, and a serial output circuit (28) for receiving patterns equivalent to a plurality of lines resulting from the plurality of accesses and for serially generating said pattern equivalent to one line in accordance with the patterns and said accompanying fringed pattern in order to deliver these patterns to said display equipment,
       characterised by a latch circuit (25) for latching said character code read from said memory (5), said latch circuit (25) being provided between said character generator (7) and said memory (5),
       wherein said character generator (7) is accessed by said access circuit (6) on receiving the character code stored in said latch circuit (25) and the character code to be written being written to said memory (5) when said latch circuit (6) is not so timed as to receive the character code from said memory (5).
  5. The apparatus of claim 4, further comprising a controller (1), wherein said write circuit further comprises an address register (2) for holding address data received from said controller (1) and a data register (3) for holding the character code received from said controller (1) before delivering the character code to said memory (5),
       said address register (2) receiving a control signal from said controller (1) and a line selecting signal for determining a vertical position on a display picture of said picture display apparatus,
       said latch circuit (25) applying a write synchronizing signal to said access circuit (6) as said control signal during said divided periods excluding the period during which the character code read from said memory (5) has completely been latched thereby, and
       said access circuit (6) writing the data stored in said data register (3) to the address of said memory (5) designated by the address data stored in said address register (2) by accessing said memory (5) on receiving said write synchronizing signal.
  6. The apparatus of claim 5,
       wherein said access circuit (6) receives said line selecting signal, a column selecting signal for determining a horizontal position on said display picture, and said address data as a first address signal in order to generate a second and a third address signal,
       wherein said memory (5) is a display data RAM for receiving the second address signal from said access circuit (6) and for storing the whole character code intended for display in order to output the character code stored at the address designated by the second address signal,
       wherein said character generator (7) selects a matrix pattern equivalent to one character on receiving said character code correspondingly and outputs a pattern equivalent to corresponding one line from said matrix pattern on receiving the third address,
       wherein said serial output circuit is a parallel/serial converter circuit (28) for receiving the plurality of character patterns necessary for generating a fringed pattern in parallel to hold them and for outputting either a character pattern or a fringed character pattern sequentially dot by dot per clock having a period corresponding to the period of scanning each display dot on said display picture, and
       wherein said access circuit (6) selects the first address signal on receiving said write synchronizing signal, and outputs the first address signal as the second address signal, whereby the character code stored in said data register (3) is written to the address designated by the second address signal.
  7. A picture display apparatus comprising a microcomputer (1), a memory (5) for storing character codes to be displayed according to a signal from said microcomputer (1), and a character generator (7),
       said apparatus being operable to read said character code from said memory (5), generate a pattern equivalent to one line constituting the character pattern of a character to be displayed by accessing said character generator (7) within the time interval determined by the period of horizontally scanning a line equivalent in width to one character pattern, and supply the pattern thus generated to display equipment (9) as a serial pattern,
       said apparatus further comprising an access circuit (6) for accessing said character generator (7) a plurality of times during said time interval to generate a fringed pattern to be generated with respect to the character pattern related to said character accompanying said pattern equivalent to one line, and a serial output circuit (28) for receiving patterns equivalent to a plurality of lines resulting from the plurality of accesses and for serially generating said pattern equivalent to one line in accordance with the patterns and said accompanying fringed pattern in order to deliver these patterns to said display equipment (9),
       characterised by a latch circuit (25) for latching said character code read from said memory (5), said latch circuit (25) being provided between said character generator (7) and said memory (5).
  8. A picture display apparatus comprising:
       a first address register (2) for holding and outputting a first address signal received from a microcomputer (1),
       a first data register (3) for holding and outputting a first character code received from said microcomputer (1),
       a vertical address counter (12) for generating a line selecting signal for determining a vertical position on a display picture on receiving a vertical synchronizing signal,
       a horizontal address counter (10) for generating a column selecting signal for determining a horizontal position on the display picture on receiving a horizontal synchronizing signal,
       an oscillating circuit (11) for generating a clock signal having a period corresponding to the scanning time of display dot on said display picture on receiving said horizontal synchronizing signal, the oscillation starting phase being synchronized with said horizontal synchronizing signal,
       an access circuit (6) for generating a second and a third address signal on receiving said line selecting signal, said column selecting signal and a first address signal,
       a memory (5) in the form of a display data RAM for receiving the second address signal from said access circuit (6) and for storing the whole character code intended for display in order to output a second character code stored at the address designated by the second address signal,
       a character generator (7) selecting a matrix pattern equivalent to one character on receiving the second character code correspondingly and outputting a pattern equivalent to corresponding one line from said matrix pattern on receiving the third address,
       a serial output circuit (28) in the form of a parallel/serial converter circuit for receiving a plurality of character patterns necessary for generating a fringed pattern in parallel to hold them and for outputting either a character pattern of a fringed character pattern sequentially dot by dot per clock, and
       a write synchronizing circuit (4) for applying a write synchronizing signal to said access circuit (6) at the time of writing to said display data RAM (5) on receiving a control signal and said column selecting signal from said microcomputer (1),
       characterised by a latch circuit (25) holding and outputting the corresponding character code on receiving the second character code from said display data RAM (5),
       wherein said access circuit (6) selects the first address signal on receiving said write synchronzing signal, and outputs the first address signal as the second address signal, whereby said display data RAM (5) stores the first character code at the address designated by the second address signal as a second character code, said character generator (7) receives the character code from said latch circuit (25), said write synchronizing circuit (4) outputs said write synchronizing signal on receiving the control signal from said microcomputer (1) when said latch circuit (25) is not so timed as to receive the second character code from said display data RAM (5), and said access circuit (6) writes the first character code to said display data RAM (5).
  9. The apparatus of claim 8, further comprising a fringe presence/absence data storage circuit (29) for holding a flag indicating the presence of absence of a fringe on a character or line basis,
       wherein said fringe presence/absence data storage circuit receives said line selecting signal and said column selecting signal and applies the flag held at the address designated by these signals to said parallel/serial converter circuit (28) in the form of a fringe presence/absence signal, and
       wherein said parallel/serial converter circuit (28) selects and outputs either fringe presence or absence display according to said fringe presence/absence signal.
  10. A picture display apparatus comprising
       an access circuit (6) for generating a first address signal once and a different address as a second address signal three times during the period of scanning equivalent in width to one character on receiving a line selecting signal for dertermining a vertical position and a column signal for determining a horizontal position on a display picture,
       a display data RAM (5) for storing the whole character code displayed and for reading and outputting a character code stored at the address designated by the first address signal among them,
       a latch circuit (25) for latching said character code read from said display data RAM (5),
       a character generator (7) for selecting a matrix pattern equivalent to corresponding one character on receiving said character code from said latch circuit (25) and for outputting a character pattern corresponding one character pattern from said matrix pattern on receiving the second address signal, and
       a serial converter circuit (28) for causing at least a set of three shift registers to receive and hold a set of three character patterns correspondingly obtained by generating the second address signal required to generate a fringed pattern three times and for outputting said set of character patterns sequentially dot by dot per clock having a period corresponding the period of scanning each display dot on said display picture.
  11. The apparatus of claim 10, wherein the different address as the second address signal is a continuous address, and said access circuit generates the first address signal once and subsequently the second address signal three times.
  12. The apparatus of claim 11, further comprising a microcomputer (1),
       wherein said access circuit (6) comprises CMOS and fixes adding and subtracting values for the genration of the second address signal when instructed to add no fringe on receiving the fringe presence/absence signal from said microcomputer (1) so as to generate the second address signal only once,
       wherein said serial converter circuit (28) suspends the operation of two out of said three shift registers on receiving said fringe presence/absence signal in the fringe absence state, and
       wherein said access circuit (6), said display data RAM (5), said latch circuit (25), said character generator (7), said parallel/serial converter circuit (28) and each circuit of said microcomputer (1) are incorporated in either a video movie or a video camera.
  13. The apparatus of claim 11, wherein the period of generating the first address signal and the last period of generating the second address three times are overlapped.
  14. The apparatus of claim 12, further comprising a fringe presence/absence data storage circuit (29), which receives fringe presence/absence data from said microcomputer (1) to store the data and generates said fringe presence/absence signal on receiving said clock.
EP19920110084 1991-06-19 1992-06-15 Picture display apparatus Expired - Lifetime EP0519382B1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP174400/91 1991-06-19
JP3174400A JP2903346B2 (en) 1991-06-19 1991-06-19 Video display device

Publications (3)

Publication Number Publication Date
EP0519382A2 true EP0519382A2 (en) 1992-12-23
EP0519382A3 EP0519382A3 (en) 1995-01-18
EP0519382B1 EP0519382B1 (en) 1997-09-24

Family

ID=15977918

Family Applications (1)

Application Number Title Priority Date Filing Date
EP19920110084 Expired - Lifetime EP0519382B1 (en) 1991-06-19 1992-06-15 Picture display apparatus

Country Status (3)

Country Link
EP (1) EP0519382B1 (en)
JP (1) JP2903346B2 (en)
DE (1) DE69222363T2 (en)

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3974494A (en) * 1975-01-16 1976-08-10 Mitsubishi Denki Kabushiki Kaisha Character display apparatus for providing a viewing frame for a data input area
EP0091244A2 (en) * 1982-04-02 1983-10-12 Ampex Corporation Camera status and diagnostics display system
EP0130301A2 (en) * 1983-05-31 1985-01-09 International Business Machines Corporation Device for displaying alphanumeric and graphics characters
GB2173979A (en) * 1985-04-17 1986-10-22 Multitech Ind Corp Character generating system

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS51132726A (en) * 1975-05-14 1976-11-18 Kokusai Electric Co Ltd Image-display unit
JPS5724988A (en) * 1980-07-23 1982-02-09 Fujitsu Ltd Display control system
JPS57154287A (en) * 1981-03-17 1982-09-24 Omron Tateisi Electronics Co Display controller for scanning display
JPS57161893A (en) * 1981-03-31 1982-10-05 Tokyo Shibaura Electric Co Display control system
JPS6133088U (en) * 1984-07-30 1986-02-28 日本電気株式会社 Character display control device

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3974494A (en) * 1975-01-16 1976-08-10 Mitsubishi Denki Kabushiki Kaisha Character display apparatus for providing a viewing frame for a data input area
EP0091244A2 (en) * 1982-04-02 1983-10-12 Ampex Corporation Camera status and diagnostics display system
EP0130301A2 (en) * 1983-05-31 1985-01-09 International Business Machines Corporation Device for displaying alphanumeric and graphics characters
GB2173979A (en) * 1985-04-17 1986-10-22 Multitech Ind Corp Character generating system

Also Published As

Publication number Publication date
DE69222363T2 (en) 1998-04-30
JP2903346B2 (en) 1999-06-07
EP0519382A3 (en) 1995-01-18
JPH04369687A (en) 1992-12-22
EP0519382B1 (en) 1997-09-24
DE69222363D1 (en) 1997-10-30

Similar Documents

Publication Publication Date Title
US5999160A (en) Method for forming sub image data packet including data of sub image superimposed on main image, recording medium for recording sub image data packet, and image process apparatus
US4511965A (en) Video ram accessing system
US5495266A (en) Still picture display apparatus and external storage device used therein
US5479184A (en) Videotex terminal system using CRT display and binary-type LCD display
US5969727A (en) Method and system for displaying static and moving images on a display device
JPH0212076B2 (en)
US5266932A (en) Vertical scrolling address generating device
US4941127A (en) Method for operating semiconductor memory system in the storage and readout of video signal data
US4713779A (en) Video converter
US4991120A (en) Apparatus for interfacing video frame store with color display device
US5055940A (en) Video memory control apparatus
US5333264A (en) Picture display apparatus for displaying fringed characters on an image
US4581611A (en) Character display system
US5309233A (en) Apparatus for converting the scanning period of a video signal to a period not necessarily an integer times the original period
EP0519382B1 (en) Picture display apparatus
US4868556A (en) Cathode ray tube controller
JPH07129139A (en) Display device
EP0242139B1 (en) Display controller
JP2732172B2 (en) Video display device
JP2982029B2 (en) Video display device
JPH0785261A (en) Mirror image processor
JPS61254981A (en) Multiwindow display controller
KR100250147B1 (en) Screen divide signal generator
JPS6253833B2 (en)
JPH057353A (en) Video display device

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

AK Designated contracting states

Kind code of ref document: A2

Designated state(s): DE FR GB NL

PUAL Search report despatched

Free format text: ORIGINAL CODE: 0009013

AK Designated contracting states

Kind code of ref document: A3

Designated state(s): DE FR GB NL

17P Request for examination filed

Effective date: 19950707

17Q First examination report despatched

Effective date: 19951122

GRAG Despatch of communication of intention to grant

Free format text: ORIGINAL CODE: EPIDOS AGRA

GRAH Despatch of communication of intention to grant a patent

Free format text: ORIGINAL CODE: EPIDOS IGRA

GRAH Despatch of communication of intention to grant a patent

Free format text: ORIGINAL CODE: EPIDOS IGRA

GRAA (expected) grant

Free format text: ORIGINAL CODE: 0009210

AK Designated contracting states

Kind code of ref document: B1

Designated state(s): DE FR GB NL

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: NL

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 19970924

Ref country code: FR

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 19970924

REF Corresponds to:

Ref document number: 69222363

Country of ref document: DE

Date of ref document: 19971030

EN Fr: translation not filed
NLV1 Nl: lapsed or annulled due to failure to fulfill the requirements of art. 29p and 29m of the patents act
PLBE No opposition filed within time limit

Free format text: ORIGINAL CODE: 0009261

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT

26N No opposition filed
PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: GB

Payment date: 20010613

Year of fee payment: 10

REG Reference to a national code

Ref country code: GB

Ref legal event code: IF02

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: GB

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20020615

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: DE

Payment date: 20020619

Year of fee payment: 11

GBPC Gb: european patent ceased through non-payment of renewal fee

Effective date: 20020615

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: DE

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20040101