DE69312888D1 - Testverfahren und integrierte Schaltungsarchitektur mit gemischten Signalen - Google Patents

Testverfahren und integrierte Schaltungsarchitektur mit gemischten Signalen

Info

Publication number
DE69312888D1
DE69312888D1 DE69312888T DE69312888T DE69312888D1 DE 69312888 D1 DE69312888 D1 DE 69312888D1 DE 69312888 T DE69312888 T DE 69312888T DE 69312888 T DE69312888 T DE 69312888T DE 69312888 D1 DE69312888 D1 DE 69312888D1
Authority
DE
Germany
Prior art keywords
integrated circuit
test procedure
circuit architecture
mixed signals
signals
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
DE69312888T
Other languages
English (en)
Inventor
Mark B Naglestad
James M Aralis
Jr Frank J Bohac
Bert S Moriwaki
Frank J Calabretta
Bruce L Troutman
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Raytheon Co
Original Assignee
Hughes Aircraft Co
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Hughes Aircraft Co filed Critical Hughes Aircraft Co
Application granted granted Critical
Publication of DE69312888D1 publication Critical patent/DE69312888D1/de
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/317Testing of digital circuits
    • G01R31/3181Functional testing
    • G01R31/3185Reconfiguring for testing, e.g. LSSD, partitioning
    • G01R31/318533Reconfiguring for testing, e.g. LSSD, partitioning using scanning techniques, e.g. LSSD, Boundary Scan, JTAG
    • G01R31/318555Control logic
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/3167Testing of combined analog and digital circuits
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/317Testing of digital circuits
    • G01R31/3181Functional testing
    • G01R31/3185Reconfiguring for testing, e.g. LSSD, partitioning
    • G01R31/318533Reconfiguring for testing, e.g. LSSD, partitioning using scanning techniques, e.g. LSSD, Boundary Scan, JTAG
    • G01R31/318541Scan latches or cell details
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/317Testing of digital circuits
    • G01R31/3181Functional testing
    • G01R31/3185Reconfiguring for testing, e.g. LSSD, partitioning
    • G01R31/318533Reconfiguring for testing, e.g. LSSD, partitioning using scanning techniques, e.g. LSSD, Boundary Scan, JTAG
    • G01R31/318572Input/Output interfaces

Landscapes

  • Engineering & Computer Science (AREA)
  • General Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Tests Of Electronic Circuits (AREA)
  • Semiconductor Integrated Circuits (AREA)
DE69312888T 1992-12-18 1993-12-16 Testverfahren und integrierte Schaltungsarchitektur mit gemischten Signalen Expired - Lifetime DE69312888D1 (de)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US07/993,268 US5481471A (en) 1992-12-18 1992-12-18 Mixed signal integrated circuit architecture and test methodology

Publications (1)

Publication Number Publication Date
DE69312888D1 true DE69312888D1 (de) 1997-09-11

Family

ID=25539319

Family Applications (1)

Application Number Title Priority Date Filing Date
DE69312888T Expired - Lifetime DE69312888D1 (de) 1992-12-18 1993-12-16 Testverfahren und integrierte Schaltungsarchitektur mit gemischten Signalen

Country Status (4)

Country Link
US (1) US5481471A (de)
EP (1) EP0602973B1 (de)
JP (1) JPH06222116A (de)
DE (1) DE69312888D1 (de)

Families Citing this family (61)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR970011651B1 (ko) * 1994-02-02 1997-07-12 삼성전자 주식회사 반도체 소자의 버스라인 블록화에 의한 단선 검사장치 및 검사방법
CA2201623A1 (en) * 1994-10-06 1996-04-18 Stephen K. Sunter Bus for sensitive analog signals
US5864243A (en) * 1996-09-18 1999-01-26 Vlsi Technology, Inc. Buffer and method for transferring data therein
US6199182B1 (en) * 1997-03-27 2001-03-06 Texas Instruments Incorporated Probeless testing of pad buffers on wafer
US6066962A (en) * 1997-06-30 2000-05-23 Vlsi Technology, Inc. Digital integrated circuit buffer digital device and method for buffering data
FR2772944A1 (fr) * 1997-12-19 1999-06-25 Sgs Thomson Microelectronics Procede de gestion d'un circuit electronique et unite de gestion pour sa mise en oeuvre
US6188253B1 (en) 1998-10-07 2001-02-13 Robert Bruce Gage Analog clock module
US6353904B1 (en) * 1998-12-17 2002-03-05 Vlsi Technology, Inc. Method of automatically generating new test programs for mixed-signal integrated circuit based on reusable test-block templates according to user-provided driver file
US6229465B1 (en) 1999-04-30 2001-05-08 International Business Machines Corporation Built in self test method and structure for analog to digital converter
US6581019B1 (en) * 2000-03-20 2003-06-17 Koninklijke Philips Electronics N.V. Computer-system-on-a-chip with test-mode addressing of normally off-bus input/output ports
US6931579B2 (en) 2000-04-28 2005-08-16 Mcgill University Integrated excitation/extraction system for test and measurement
US6675362B1 (en) * 2000-06-12 2004-01-06 Agilent Technologies, Inc. Method and apparatus for managing circuit tests
US7171542B1 (en) * 2000-06-19 2007-01-30 Silicon Labs Cp, Inc. Reconfigurable interface for coupling functional input/output blocks to limited number of i/o pins
US8149048B1 (en) 2000-10-26 2012-04-03 Cypress Semiconductor Corporation Apparatus and method for programmable power management in a programmable analog circuit block
US8103496B1 (en) 2000-10-26 2012-01-24 Cypress Semicondutor Corporation Breakpoint control in an in-circuit emulation system
US8160864B1 (en) 2000-10-26 2012-04-17 Cypress Semiconductor Corporation In-circuit emulator and pod synchronized boot
US8176296B2 (en) 2000-10-26 2012-05-08 Cypress Semiconductor Corporation Programmable microcontroller architecture
US7765095B1 (en) 2000-10-26 2010-07-27 Cypress Semiconductor Corporation Conditional branching in an in-circuit emulation system
US6724220B1 (en) 2000-10-26 2004-04-20 Cyress Semiconductor Corporation Programmable microcontroller architecture (mixed analog/digital)
DE60223043T2 (de) * 2001-08-16 2008-07-24 Nxp B.V. Elektronischer schaltkreis und testverfahren
US7406674B1 (en) 2001-10-24 2008-07-29 Cypress Semiconductor Corporation Method and apparatus for generating microcontroller configuration information
US6959409B2 (en) * 2001-10-26 2005-10-25 Abdel-Wahid Mohammed Ali Abdel Design for test of analog module systems
US8078970B1 (en) 2001-11-09 2011-12-13 Cypress Semiconductor Corporation Graphical user interface with user-selectable list-box
US8042093B1 (en) 2001-11-15 2011-10-18 Cypress Semiconductor Corporation System providing automatic source code generation for personalization and parameterization of user modules
US8069405B1 (en) 2001-11-19 2011-11-29 Cypress Semiconductor Corporation User interface for efficiently browsing an electronic document using data-driven tabs
US7844437B1 (en) 2001-11-19 2010-11-30 Cypress Semiconductor Corporation System and method for performing next placements and pruning of disallowed placements for programming an integrated circuit
US7774190B1 (en) 2001-11-19 2010-08-10 Cypress Semiconductor Corporation Sleep and stall in an in-circuit emulation system
US6971004B1 (en) 2001-11-19 2005-11-29 Cypress Semiconductor Corp. System and method of dynamically reconfiguring a programmable integrated circuit
US7770113B1 (en) 2001-11-19 2010-08-03 Cypress Semiconductor Corporation System and method for dynamically generating a configuration datasheet
US8103497B1 (en) 2002-03-28 2012-01-24 Cypress Semiconductor Corporation External interface for event architecture
US7308608B1 (en) 2002-05-01 2007-12-11 Cypress Semiconductor Corporation Reconfigurable testing system and method
US6971045B1 (en) * 2002-05-20 2005-11-29 Cyress Semiconductor Corp. Reducing tester channels for high pinout integrated circuits
US7761845B1 (en) 2002-09-09 2010-07-20 Cypress Semiconductor Corporation Method for parameterizing a user module
US20040119455A1 (en) * 2002-12-18 2004-06-24 Sunter Stephen K. Method for testing parameters of high speed data signals
US7466156B2 (en) * 2004-03-25 2008-12-16 International Business Machines Corporation System of digitally testing an analog driver circuit
US7295049B1 (en) 2004-03-25 2007-11-13 Cypress Semiconductor Corporation Method and circuit for rapid alignment of signals
US8286125B2 (en) 2004-08-13 2012-10-09 Cypress Semiconductor Corporation Model for a hardware device-independent method of defining embedded firmware for programmable systems
US8069436B2 (en) 2004-08-13 2011-11-29 Cypress Semiconductor Corporation Providing hardware independence to automate code generation of processing device firmware
US7332976B1 (en) 2005-02-04 2008-02-19 Cypress Semiconductor Corporation Poly-phase frequency synthesis oscillator
US7400183B1 (en) 2005-05-05 2008-07-15 Cypress Semiconductor Corporation Voltage controlled oscillator delay cell and method
US8089461B2 (en) * 2005-06-23 2012-01-03 Cypress Semiconductor Corporation Touch wake for electronic devices
JP4949659B2 (ja) * 2005-09-02 2012-06-13 ルネサスエレクトロニクス株式会社 駆動回路のテスト方法及び表示装置の駆動回路
US8085067B1 (en) 2005-12-21 2011-12-27 Cypress Semiconductor Corporation Differential-to-single ended signal converter circuit and method
US8067948B2 (en) 2006-03-27 2011-11-29 Cypress Semiconductor Corporation Input/output multiplexer bus
US8026739B2 (en) * 2007-04-17 2011-09-27 Cypress Semiconductor Corporation System level interconnect with programmable switching
US8516025B2 (en) * 2007-04-17 2013-08-20 Cypress Semiconductor Corporation Clock driven dynamic datapath chaining
US8092083B2 (en) 2007-04-17 2012-01-10 Cypress Semiconductor Corporation Temperature sensor with digital bandgap
US9564902B2 (en) 2007-04-17 2017-02-07 Cypress Semiconductor Corporation Dynamically configurable and re-configurable data path
US7737724B2 (en) 2007-04-17 2010-06-15 Cypress Semiconductor Corporation Universal digital block interconnection and channel routing
US8130025B2 (en) * 2007-04-17 2012-03-06 Cypress Semiconductor Corporation Numerical band gap
US8040266B2 (en) 2007-04-17 2011-10-18 Cypress Semiconductor Corporation Programmable sigma-delta analog-to-digital converter
US8266575B1 (en) 2007-04-25 2012-09-11 Cypress Semiconductor Corporation Systems and methods for dynamically reconfiguring a programmable system on a chip
US8065653B1 (en) 2007-04-25 2011-11-22 Cypress Semiconductor Corporation Configuration of programmable IC design elements
US9720805B1 (en) 2007-04-25 2017-08-01 Cypress Semiconductor Corporation System and method for controlling a target device
US8049569B1 (en) 2007-09-05 2011-11-01 Cypress Semiconductor Corporation Circuit and method for improving the accuracy of a crystal-less oscillator having dual-frequency modes
FR2928765B1 (fr) * 2008-03-13 2011-12-30 Suez Environnement Systeme de transmission de donnees a partir d'un capteur de mesure pour telereleve avec horodatage.
US9448964B2 (en) 2009-05-04 2016-09-20 Cypress Semiconductor Corporation Autonomous control in a programmable system
US8179161B1 (en) 2009-05-05 2012-05-15 Cypress Semiconductor Corporation Programmable input/output circuit
US8487655B1 (en) 2009-05-05 2013-07-16 Cypress Semiconductor Corporation Combined analog architecture and functionality in a mixed-signal array
CN103439646A (zh) * 2013-08-28 2013-12-11 深圳华越天芯电子有限公司 一种模拟电路测试矢量生成方法
CN113938125B (zh) * 2021-10-19 2023-02-24 浙江大学 多通道可配置可测试与修调的数字信号隔离器

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS6426979A (en) * 1987-07-23 1989-01-30 Toshiba Corp Searching device for logic circuit
US4985860A (en) * 1989-06-21 1991-01-15 Martin Vlach Mixed-mode-simulator interface
DE69030359T2 (de) * 1989-12-19 1997-10-02 Philips Electronics Nv Anordnung zum Aufteilen und Testen von Submodulschaltkreisen von integrierten Schaltkreisen
JPH04211871A (ja) * 1990-05-02 1992-08-03 Toshiba Corp 論理設計の検証支援システム

Also Published As

Publication number Publication date
US5481471A (en) 1996-01-02
EP0602973B1 (de) 1997-08-06
EP0602973A3 (de) 1995-05-03
EP0602973A2 (de) 1994-06-22
JPH06222116A (ja) 1994-08-12

Similar Documents

Publication Publication Date Title
DE69312888D1 (de) Testverfahren und integrierte Schaltungsarchitektur mit gemischten Signalen
DE69323289T2 (de) Tastsonde und Signalverarbeitungsschaltung dafür
DE68928033T2 (de) Stereosynthesizer und entsprechendes verfahren
DE69033468D1 (de) Abtast- und Halteschaltung
DE69321902D1 (de) Umsetzerschaltung und Doppelgegentaktmischer
DE69211782D1 (de) Beschleunigungssensor mit Selbst-Test und dazu gehörige Schaltung
DE69909523D1 (de) Schaltung mit gemischten Signalen und Geräte integrierter Schaltungen
DE69116663D1 (de) Integrierter Schaltkreis mit Peripherieprüfungssteuerung
DE69118487D1 (de) Schaltungsanordnung zur Übertragung von Taktsignalen und Taktsignalenempfanganordnung
DE69127050D1 (de) Abtast- und Halteschaltung
DE69933349D1 (de) Prüfbares ic mit analogen und digitalen schaltungen
DE69637490D1 (de) Prüfbare schaltung und prüfverfahren
DE69402111T2 (de) Knopfzelle mit Anschlüssen und Leiterplatte
HK71494A (en) Device for the connection of components and functional module using the same
LTIP1407A (en) Homogeneous enzyme immunoassay and equipment for the same
DE69810550D1 (de) Mikrorechner mit Einbrenntestschaltung und Einbrenntestverfahren
EP0435600A3 (en) Integrated sample and hold circuits
DE69317457D1 (de) AFC-Schaltung und IC derselben
DE69126047D1 (de) Schaltkreis zur Serialisierung und Deserialisierung
KR900006706U (ko) 혼화 및 응집 장치
GB9208548D0 (en) An immunoassay and test kit
DE69324588T2 (de) Fluorierungsreagenz und fluorierungsverfahren
DK195091D0 (da) Assayfremgangsmaade og -anordning
EP0487941A3 (en) Testable integrated circuit and associated circuitry
ATA188494A (de) Misch- und einspritzeinrichtung

Legal Events

Date Code Title Description
8332 No legal effect for de