DE68923026D1 - Speicherdiagnosegerät und Verfahren. - Google Patents

Speicherdiagnosegerät und Verfahren.

Info

Publication number
DE68923026D1
DE68923026D1 DE68923026T DE68923026T DE68923026D1 DE 68923026 D1 DE68923026 D1 DE 68923026D1 DE 68923026 T DE68923026 T DE 68923026T DE 68923026 T DE68923026 T DE 68923026T DE 68923026 D1 DE68923026 D1 DE 68923026D1
Authority
DE
Germany
Prior art keywords
diagnostic device
memory diagnostic
memory
diagnostic
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
DE68923026T
Other languages
English (en)
Other versions
DE68923026T2 (de
Inventor
Richard F Giunta
Robert D Becker
Martin J Schwartz
Richard W Coyle
Kevin H Curcuru
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Samsung Electronics Co Ltd
Original Assignee
Wang Laboratories Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Wang Laboratories Inc filed Critical Wang Laboratories Inc
Application granted granted Critical
Publication of DE68923026D1 publication Critical patent/DE68923026D1/de
Publication of DE68923026T2 publication Critical patent/DE68923026T2/de
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • G11C29/70Masking faults in memories by using spares or by reconfiguring
    • G11C29/88Masking faults in memories by using spares or by reconfiguring with partially good memories
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F12/00Accessing, addressing or allocating within memory systems or architectures
    • G06F12/02Addressing or allocation; Relocation
    • G06F12/06Addressing a physical block of locations, e.g. base addressing, module addressing, memory dedication
    • G06F12/0646Configuration or reconfiguration
    • G06F12/0669Configuration or reconfiguration with decentralised address assignment
    • G06F12/0676Configuration or reconfiguration with decentralised address assignment the address being position dependent
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • G11C29/04Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
    • G11C29/08Functional testing, e.g. testing during refresh, power-on self testing [POST] or distributed testing
    • G11C29/12Built-in arrangements for testing, e.g. built-in self testing [BIST] or interconnection details
    • G11C29/18Address generation devices; Devices for accessing memories, e.g. details of addressing circuits
    • G11C29/30Accessing single arrays
    • G11C29/32Serial access; Scan testing

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Techniques For Improving Reliability Of Storages (AREA)
  • Memory System (AREA)
  • Test And Diagnosis Of Digital Computers (AREA)
DE68923026T 1988-04-08 1989-04-07 Speicherdiagnosegerät und Verfahren. Expired - Fee Related DE68923026T2 (de)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US07/179,162 US4943966A (en) 1988-04-08 1988-04-08 Memory diagnostic apparatus and method

Publications (2)

Publication Number Publication Date
DE68923026D1 true DE68923026D1 (de) 1995-07-20
DE68923026T2 DE68923026T2 (de) 1996-01-25

Family

ID=22655479

Family Applications (1)

Application Number Title Priority Date Filing Date
DE68923026T Expired - Fee Related DE68923026T2 (de) 1988-04-08 1989-04-07 Speicherdiagnosegerät und Verfahren.

Country Status (6)

Country Link
US (1) US4943966A (de)
EP (1) EP0336435B1 (de)
JP (1) JP2891474B2 (de)
AU (1) AU615995B2 (de)
CA (1) CA1315409C (de)
DE (1) DE68923026T2 (de)

Families Citing this family (26)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6304987B1 (en) 1995-06-07 2001-10-16 Texas Instruments Incorporated Integrated test circuit
US5317707A (en) * 1989-10-20 1994-05-31 Texas Instruments Incorporated Expanded memory interface for supporting expanded, conventional or extended memory for communication between an application processor and an external processor
US5105425A (en) * 1989-12-29 1992-04-14 Westinghouse Electric Corp. Adaptive or fault tolerant full wafer nonvolatile memory
US5012408A (en) * 1990-03-15 1991-04-30 Digital Equipment Corporation Memory array addressing system for computer systems with multiple memory arrays
US6675333B1 (en) * 1990-03-30 2004-01-06 Texas Instruments Incorporated Integrated circuit with serial I/O controller
US5166936A (en) * 1990-07-20 1992-11-24 Compaq Computer Corporation Automatic hard disk bad sector remapping
JPH0498342A (ja) * 1990-08-09 1992-03-31 Mitsubishi Electric Corp 半導体記憶装置
AU8736991A (en) * 1990-09-25 1992-04-15 Digital Equipment Corporation Apparatus and methods for distributed address decoding and memory configuration
US5530934A (en) * 1991-02-02 1996-06-25 Vlsi Technology, Inc. Dynamic memory address line decoding
US5448710A (en) * 1991-02-26 1995-09-05 Hewlett-Packard Company Dynamically configurable interface cards with variable memory size
US5498990A (en) * 1991-11-05 1996-03-12 Monolithic System Technology, Inc. Reduced CMOS-swing clamping circuit for bus lines
US5831467A (en) * 1991-11-05 1998-11-03 Monolithic System Technology, Inc. Termination circuit with power-down mode for use in circuit module architecture
US5576554A (en) * 1991-11-05 1996-11-19 Monolithic System Technology, Inc. Wafer-scale integrated circuit interconnect structure architecture
EP0541288B1 (de) * 1991-11-05 1998-07-08 Fu-Chieh Hsu Redundanzarchitektur für Schaltungsmodul
EP0654168B1 (de) * 1992-08-10 2001-10-31 Monolithic System Technology, Inc. Fehlertolerantes hierarchisiertes Bussystem
US5655113A (en) * 1994-07-05 1997-08-05 Monolithic System Technology, Inc. Resynchronization circuit for a memory system and method of operating same
US5969538A (en) 1996-10-31 1999-10-19 Texas Instruments Incorporated Semiconductor wafer with interconnect between dies for testing and a process of testing
US6219467B1 (en) * 1997-07-15 2001-04-17 Fuji Photo Film Co. Ltd. Image processing device
GB9801654D0 (en) * 1998-01-26 1998-03-25 Memory Corp Plc Memory system
US6405335B1 (en) 1998-02-25 2002-06-11 Texas Instruments Incorporated Position independent testing of circuits
US6728915B2 (en) 2000-01-10 2004-04-27 Texas Instruments Incorporated IC with shared scan cells selectively connected in scan path
US6769080B2 (en) 2000-03-09 2004-07-27 Texas Instruments Incorporated Scan circuit low power adapter with counter
US6829721B2 (en) * 2001-02-05 2004-12-07 M-Systems Flash Disk Pioneers Ltd. Method for recording and storage of system information in multi-board solid-state storage systems
US20060070077A1 (en) * 2004-09-30 2006-03-30 Microsoft Corporation Providing custom product support for a software program
US7818625B2 (en) * 2005-08-17 2010-10-19 Microsoft Corporation Techniques for performing memory diagnostics
US9946658B2 (en) * 2013-11-22 2018-04-17 Nvidia Corporation Memory interface design having controllable internal and external interfaces for bypassing defective memory

Family Cites Families (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US31318A (en) * 1861-02-05 hubbard
US3623011A (en) * 1969-06-25 1971-11-23 Bell Telephone Labor Inc Time-shared access to computer registers
US3803560A (en) * 1973-01-03 1974-04-09 Honeywell Inf Systems Technique for detecting memory failures and to provide for automatically for reconfiguration of the memory modules of a memory system
USRE31318E (en) 1973-09-10 1983-07-19 Computer Automation, Inc. Automatic modular memory address allocation system
US4099234A (en) * 1976-11-15 1978-07-04 Honeywell Information Systems Inc. Input/output processing system utilizing locked processors
US4334307A (en) * 1979-12-28 1982-06-08 Honeywell Information Systems Inc. Data processing system with self testing and configuration mapping capability
US4435754A (en) * 1981-06-30 1984-03-06 Ampex Corporation Method of selecting PROM data for selective mapping system
US4485471A (en) * 1982-06-01 1984-11-27 International Business Machines Corporation Method of memory reconfiguration for fault tolerant memory
US4479214A (en) * 1982-06-16 1984-10-23 International Business Machines Corporation System for updating error map of fault tolerant memory
JPS599738A (ja) * 1982-07-09 1984-01-19 Mitsubishi Electric Corp インタ−フエ−ス方式
US4488259A (en) * 1982-10-29 1984-12-11 Ibm Corporation On chip monitor
US4608690A (en) * 1982-11-26 1986-08-26 Tektronix, Inc. Detecting improper operation of a digital data processing apparatus
US4527251A (en) * 1982-12-17 1985-07-02 Honeywell Information Systems Inc. Remap method and apparatus for a memory system which uses partially good memory devices
US4532628A (en) * 1983-02-28 1985-07-30 The Perkin-Elmer Corporation System for periodically reading all memory locations to detect errors
US4566102A (en) * 1983-04-18 1986-01-21 International Business Machines Corporation Parallel-shift error reconfiguration
NZ209664A (en) * 1983-09-29 1987-05-29 Tandem Computers Inc Memory board address assignments: automatic reconfiguration
JPS61177556A (ja) * 1985-02-04 1986-08-09 Mitsubishi Electric Corp メモリ切替回路
US4740916A (en) * 1985-12-19 1988-04-26 International Business Machines Corporation Reconfigurable contiguous address space memory system including serially connected variable capacity memory modules and a split address bus
JPH0827758B2 (ja) * 1986-05-30 1996-03-21 富士通株式会社 メモリ・システム
US4872166A (en) * 1986-09-10 1989-10-03 Nec Corporation Information processing system capable of reducing invalid memory operations by detecting an error in a main memory

Also Published As

Publication number Publication date
EP0336435B1 (de) 1995-06-14
DE68923026T2 (de) 1996-01-25
AU3165289A (en) 1989-10-12
JPH01311347A (ja) 1989-12-15
JP2891474B2 (ja) 1999-05-17
AU615995B2 (en) 1991-10-17
US4943966A (en) 1990-07-24
EP0336435A3 (de) 1991-02-27
EP0336435A2 (de) 1989-10-11
CA1315409C (en) 1993-03-30

Similar Documents

Publication Publication Date Title
DE68923026D1 (de) Speicherdiagnosegerät und Verfahren.
DE3881473D1 (de) Verfahren und sterilisationsvorrichtung.
DE3486027D1 (de) Testvorrichtung und verfahren.
DE3789406D1 (de) Rauschunterdrückungsvorrichtung und verfahren.
DE3781313D1 (de) Verfahren und vorrichtung.
DE3878357D1 (de) Aufzeichnungsverfahren und aufzeichnungsgeraet.
DE3751446D1 (de) Multiprozessor-Speicherbetriebsverfahren und -vorrichtung.
DE68918943D1 (de) Gewebeentzusammensetzung und verfahren.
DE3575533D1 (de) Koextrusionsvorrichtung und verfahren.
DE68911975D1 (de) Ophthalmoskopisches Diagnoseverfahren und Gerät.
DE69016474D1 (de) Lese-/Druckgerät und Verfahren dafür.
DE68902684D1 (de) Umwickelverfahren und -vorrichtung.
KR880701143A (ko) 차체수리방법과 차체수리장치
DE3879238D1 (de) Magnetooptisches leseverfahren und geraet.
DE68923267D1 (de) Verfahren und gerät zur speicherung.
DE69020937D1 (de) Abbildungsverfahren und -vorrichtung.
DE69006648D1 (de) Messvorrichtung und -verfahren.
DE3881795D1 (de) Testvorrichtung und verfahren.
DE3861876D1 (de) Vollformverfahren und -vorrichtung.
DE68914915D1 (de) Hintereinander geschaltete Verbinder und Verfahren.
DE68918617D1 (de) Elektrochemischer Fühler und Verfahren.
DE3862368D1 (de) Fliessbettverfahren und vorrichtung dafuer.
DE69203260D1 (de) Andrückvorrichtung und Verfahren.
DE3867409D1 (de) Fliessbettverfahren und vorrichtung.
DE68921462D1 (de) Reifenrillenvorrichtung und verfahren.

Legal Events

Date Code Title Description
8364 No opposition during term of opposition
8327 Change in the person/name/address of the patent owner

Owner name: WANG LABORATORIES, INC., BILLERICA, MASS., US

8327 Change in the person/name/address of the patent owner

Owner name: SAMSUNG ELECTRONICS CO. LTD., SUWON, KYUNGKI, KR

8339 Ceased/non-payment of the annual fee