DE3380891D1 - Semiconductor integrated circuit - Google Patents

Semiconductor integrated circuit

Info

Publication number
DE3380891D1
DE3380891D1 DE8484900230T DE3380891T DE3380891D1 DE 3380891 D1 DE3380891 D1 DE 3380891D1 DE 8484900230 T DE8484900230 T DE 8484900230T DE 3380891 T DE3380891 T DE 3380891T DE 3380891 D1 DE3380891 D1 DE 3380891D1
Authority
DE
Germany
Prior art keywords
integrated circuit
semiconductor integrated
semiconductor
circuit
integrated
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired
Application number
DE8484900230T
Other languages
English (en)
Inventor
Masakazu Shoji
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
AT&T Corp
Original Assignee
Western Electric Co Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Western Electric Co Inc filed Critical Western Electric Co Inc
Application granted granted Critical
Publication of DE3380891D1 publication Critical patent/DE3380891D1/de
Expired legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/003Modifications for increasing the reliability for protection
    • H03K19/00346Modifications for eliminating interference or parasitic voltages or currents
    • H03K19/00361Modifications for eliminating interference or parasitic voltages or currents in field effect transistor circuits
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/02Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
    • H03K19/173Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
    • H03K19/177Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form
    • H03K19/17704Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form the logic functions being realised by the interconnection of rows and columns
    • H03K19/17708Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form the logic functions being realised by the interconnection of rows and columns using an AND matrix followed by an OR matrix, i.e. programmable logic arrays
    • H03K19/17716Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form the logic functions being realised by the interconnection of rows and columns using an AND matrix followed by an OR matrix, i.e. programmable logic arrays with synchronous operation, i.e. using clock signals, e.g. of I/O or coupling register
    • H03K19/1772Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form the logic functions being realised by the interconnection of rows and columns using an AND matrix followed by an OR matrix, i.e. programmable logic arrays with synchronous operation, i.e. using clock signals, e.g. of I/O or coupling register with synchronous operation of at least one of the logical matrixes

Landscapes

  • Physics & Mathematics (AREA)
  • Mathematical Physics (AREA)
  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Computing Systems (AREA)
  • General Engineering & Computer Science (AREA)
  • Design And Manufacture Of Integrated Circuits (AREA)
  • Semiconductor Integrated Circuits (AREA)
DE8484900230T 1982-12-27 1983-12-05 Semiconductor integrated circuit Expired DE3380891D1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US06/453,180 US4516123A (en) 1982-12-27 1982-12-27 Integrated circuit including logic array with distributed ground connections
PCT/US1983/001896 WO1984002630A1 (en) 1982-12-27 1983-12-05 Semiconductor integrated circuit

Publications (1)

Publication Number Publication Date
DE3380891D1 true DE3380891D1 (en) 1989-12-28

Family

ID=23799491

Family Applications (1)

Application Number Title Priority Date Filing Date
DE8484900230T Expired DE3380891D1 (en) 1982-12-27 1983-12-05 Semiconductor integrated circuit

Country Status (9)

Country Link
US (1) US4516123A (de)
EP (1) EP0129579B1 (de)
JP (1) JPH0680730B2 (de)
KR (1) KR910006512B1 (de)
CA (1) CA1202723A (de)
DE (1) DE3380891D1 (de)
GB (1) GB2133929B (de)
IT (1) IT1170278B (de)
WO (1) WO1984002630A1 (de)

Families Citing this family (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4621202A (en) * 1984-11-13 1986-11-04 Motorola, Inc. Bi-directional bus isolation circuit
JPS62159917A (ja) * 1986-01-08 1987-07-15 Toshiba Corp 集積回路におけるインバ−タ回路
US4724340A (en) * 1986-11-21 1988-02-09 Motorola, Inc. Output circuit in which induced switching noise is reduced by presetting pairs of output lines to opposite logic states
US5301349A (en) * 1988-12-28 1994-04-05 Kabushiki Kaisha Toshiba Single chip computer having ground wire formed immediately parallel a data bus and drivers formed directly under the data bus for high speed data transfer
US4950928A (en) * 1989-09-14 1990-08-21 Advanced Micro Devices, Inc. Dynamic PLA circuit with no "virtual grounds"
KR930005334A (ko) * 1991-08-19 1993-03-23 김광호 전원 잡음 억제를 위한 집적회로
US7617715B2 (en) * 2006-12-21 2009-11-17 The Boeing Company Reference standard for ultrasonic measurement of porosity and related method

Family Cites Families (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB1200652A (en) * 1967-05-18 1970-07-29 English Electric Co Ltd Integrated circuit
JPS492798B1 (de) * 1969-04-16 1974-01-22
GB1487945A (en) * 1974-11-20 1977-10-05 Ibm Semiconductor integrated circuit devices
US3987287A (en) * 1974-12-30 1976-10-19 International Business Machines Corporation High density logic array
US3942164A (en) * 1975-01-30 1976-03-02 Semi, Inc. Sense line coupling reduction system
DE2919166C2 (de) * 1978-05-12 1986-01-02 Nippon Electric Co., Ltd., Tokio/Tokyo Speichervorrichtung
DE2855744C3 (de) * 1978-12-22 1982-02-18 Siemens AG, 1000 Berlin und 8000 München MOS-integrierte Schaltungsanordnung zur Unterdrückung von in Wortleitungstreibern von Halbleiterspeicher fließenden Ruheströmen
EP0013099B1 (de) * 1978-12-23 1982-02-10 Fujitsu Limited Vorrichtung mit integrierter Halbleiterschaltung mit einem, eine Vielheit von Lasten speisenden, Referenzspannungsgenerator
US4259731A (en) * 1979-11-14 1981-03-31 Motorola, Inc. Quiet row selection circuitry
DE3071936D1 (en) * 1979-12-28 1987-04-30 Ibm Voltage distribution system of an lsi chip
JPS56124929A (en) * 1980-03-06 1981-09-30 Toshiba Corp Integrated circuit device
US4317110A (en) * 1980-06-30 1982-02-23 Rca Corporation Multi-mode circuit
US4398106A (en) * 1980-12-19 1983-08-09 International Business Machines Corporation On-chip Delta-I noise clamping circuit
US4405996A (en) * 1981-02-06 1983-09-20 Rca Corporation Precharge with power conservation

Also Published As

Publication number Publication date
EP0129579B1 (de) 1989-11-23
CA1202723A (en) 1986-04-01
EP0129579A4 (de) 1987-04-14
WO1984002630A1 (en) 1984-07-05
KR840007204A (ko) 1984-12-05
GB2133929A (en) 1984-08-01
IT8324376A0 (it) 1983-12-23
JPH0680730B2 (ja) 1994-10-12
JPS60500114A (ja) 1985-01-24
US4516123A (en) 1985-05-07
GB2133929B (en) 1986-07-02
EP0129579A1 (de) 1985-01-02
IT1170278B (it) 1987-06-03
GB8333104D0 (en) 1984-01-18
KR910006512B1 (en) 1991-08-27

Similar Documents

Publication Publication Date Title
GB8500176D0 (en) Semiconductor integrated circuit
DE3279013D1 (en) Semiconductor integrated circuit
DE3380709D1 (en) Mis semiconductor integrated circuit
GB2120849B (en) Semiconductor integrated circuit capacitor
GB8421200D0 (en) Semiconductor integrated circuit
GB8324163D0 (en) Semiconductor integrated circuit device
DE3380242D1 (en) Semiconductor integrated circuit device
GB8619512D0 (en) Semiconductor integrated circuit
GB2091459B (en) Semiconductor integrated circuit
GB2126782B (en) Semiconductor integrated circuit devices
GB8329430D0 (en) Semiconductor circuit element
DE3272424D1 (en) Semiconductor integrated circuit
GB2074788B (en) Semiconductor integrated circuit
GB8306917D0 (en) Semiconductor integrated circuit device
GB8328605D0 (en) Integrated circuit
DE3175780D1 (en) Semiconductor integrated circuit devices
DE3264963D1 (en) Semiconductor integrated circuit
DE3380105D1 (en) Semiconductor integrated circuit device
GB2084397B (en) Semiconductor integrated circuit
DE3380891D1 (en) Semiconductor integrated circuit
DE3174824D1 (en) Semiconductor integrated circuit
GB8431534D0 (en) Semiconductor integrated circuit
GB8310669D0 (en) Semiconductor integrated circuit structure
GB2154060B (en) Semiconductor integrated circuit devices
DE3167256D1 (en) Semiconductor integrated circuit

Legal Events

Date Code Title Description
8364 No opposition during term of opposition
8328 Change in the person/name/address of the agent

Free format text: BLUMBACH, KRAMER & PARTNER, 65193 WIESBADEN