CN2369355Y - 半导体装置的封胶体装置 - Google Patents

半导体装置的封胶体装置 Download PDF

Info

Publication number
CN2369355Y
CN2369355Y CN99201395U CN99201395U CN2369355Y CN 2369355 Y CN2369355 Y CN 2369355Y CN 99201395 U CN99201395 U CN 99201395U CN 99201395 U CN99201395 U CN 99201395U CN 2369355 Y CN2369355 Y CN 2369355Y
Authority
CN
China
Prior art keywords
colloid
wafer
semiconductor device
substrate
adhesive body
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
CN99201395U
Other languages
English (en)
Inventor
李俊哲
方仁广
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Advanced Semiconductor Engineering Inc
Original Assignee
Advanced Semiconductor Engineering Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Advanced Semiconductor Engineering Inc filed Critical Advanced Semiconductor Engineering Inc
Priority to CN99201395U priority Critical patent/CN2369355Y/zh
Application granted granted Critical
Publication of CN2369355Y publication Critical patent/CN2369355Y/zh
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • H01L21/565Moulds
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/4824Connecting between the body and an opposite side of the item with respect to the body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73215Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Encapsulation Of And Coatings For Semiconductor Or Solid State Devices (AREA)

Abstract

本实用新型涉及半导体装置的封胶装置,使之提高封胶质量。半导体装置的封胶体装置,其包括:一基板、一晶片、一上胶体及其上模具及一下胶体及其下模具;其特征是:基板包含一上表面及一下表面,并于基板设有一贯穿该上表面及下表面的孔;晶片位于基板下表面上;导线连接基板上表面的接点及晶片的接点;上胶体由上模具注入胶质材料形成,下胶体由下模具注入胶质材料形成,上胶体及下胶体将该晶片呈完全密封状态。用半导体装置封装。

Description

半导体装置的封胶体装置
本实用新型涉及封胶装置,尤其是指一种对半导体装置进行封胶的装置。
现有半导体装置封胶体如图1所示:其基板10有孔11,孔11下方设一垫片12,供晶片20设置,晶片20背面利用模具注胶,将液态胶包封突出于基板10表面的整个积体电路的晶片20背面,并形成一封胶体22。而晶片20的正面布设导线21部份则由于受基板10阻挡限制,因此,无法利用模具进行注胶,只能采用点胶方式。但采用点胶方式将液态胶滴于基板10上时,由于无法控制液态胶质材料所扩散的范围,造成封胶体23形状不规则、表面凹凸不平及导线裸露等缺点。此外,采用点胶,须在真空状态下进行,以避免封胶体23内产生气泡。
本实用新型的目的是提供一种具有控制封胶量、避免导线裸露及产生气泡的半导体装置的封胶体装置。
本实用新型的目的是这样实现的:半导体装置的封胶体装置,其包括:一基板、一晶片,一上胶体及其上模具及一下胶体及其下模具;其特征是:基板包含一上表面及一下表面,并于基板设有一贯穿该上表面及下表面的孔;晶片位于基板下表面上;导线连接基板上表面的接点及晶片的接点;上胶体由上模具注入胶质材料形成,下胶体由下模具注入胶质材料形成,上胶体及下胶体将该晶片呈完全密封状态。
上述设计,由于使用模具进行注胶,使基板不需在真空环境下进行封装,并使上胶体形状具有固定模型及表面平坦,从而达到导线不会裸露,上胶体内不会产生气泡的效果。
下面通过附图、实施例再作进一步说明。
图1现有半导体装置封胶体的示意图;
图2本实用新型半导体装置封胶前及其上、下模具示意图;
图3本实用新型半导体装置封胶后示意图。
如图2、3所示:本实用新型包括:一基板30、一晶片35、一上胶体38及其上模具42及一下胶体37及其下模具40;其特征是:基板30包含一上表面31及一下表面32,并于基板30设有一贯穿该上表面31及下表面32的孔33;晶片35位于基板30下表面32上;导线36连接基板30上表面31的接点及晶片35的接点;上胶体38由上模具42注入胶质材料形成,下胶体37由下模具40注入胶质材料形成,上胶体38及下胶体37将该晶片35呈完全密封状态。其中,基板30的孔33粘设有供该晶片35设置的垫片34。其中,上模具42位于基板30上表面31的孔33上方。其所封装的导线36可以有许多条。其中,下模具40位于基板30下表面32的孔33下方。其中,上模具42设有一注胶口43。其中,下模具40设有一注胶口41。
本实用新型不仅解决了采用点胶方式的半导体装置胶体所造成的液态胶质材料难以控制其扩散范围,封胶体形状不规则、表面凸凹不平及导线裸露,以及封胶体产生气泡等缺点,而且上胶体形状可随模具变化而变化,改善外观,胶量可控,避免浪费。

Claims (6)

1、半导体装置的封胶体装置,其包括:一基板、一晶片、一上胶体及其上模具及一下胶体及其下模具;其特征是:基板包含一上表面及一下表面,并于基板设有一贯穿该上表面及下表面的孔;晶片位于基板下表面上;导线连接基板上表面的接点及晶片的接点;上胶体由上模具注入胶质材料形成,下胶体由下模具注入胶质材料形成,上胶体及下胶体将该晶片呈完全密封状态。
2、如权利要求1所述的半导体装置的封胶体装置,其特征是:其中,基板的孔粘设有供该晶片设置的垫片。
3、如权利要求1所述的半导体装置的封胶体装置,其特征是:其中,上模具位于基板上表面的孔上方。
4、如权利要求1所述的半导体装置的封胶体装置,其特征是:其中,下模具位于基板下表面的孔下方。
5、如权利要求1所述的半导体装置的封胶体装置,其特征是:其中,上模具设有一注胶口。
6、如权利要求1所述的半导体装置的封胶体装置,其特征是:其中,下模具设有一注胶口。
CN99201395U 1999-02-09 1999-02-09 半导体装置的封胶体装置 Expired - Fee Related CN2369355Y (zh)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CN99201395U CN2369355Y (zh) 1999-02-09 1999-02-09 半导体装置的封胶体装置

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN99201395U CN2369355Y (zh) 1999-02-09 1999-02-09 半导体装置的封胶体装置

Publications (1)

Publication Number Publication Date
CN2369355Y true CN2369355Y (zh) 2000-03-15

Family

ID=33997177

Family Applications (1)

Application Number Title Priority Date Filing Date
CN99201395U Expired - Fee Related CN2369355Y (zh) 1999-02-09 1999-02-09 半导体装置的封胶体装置

Country Status (1)

Country Link
CN (1) CN2369355Y (zh)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN1315167C (zh) * 2002-08-26 2007-05-09 日月光半导体制造股份有限公司 具有静电放电防护的封装模具
CN100355390C (zh) * 2005-03-15 2007-12-19 深圳迈瑞生物医疗电子股份有限公司 硅胶指套血氧探头封线的方法和模具
CN101584044B (zh) * 2006-12-12 2014-12-17 艾格瑞系统有限公司 集成电路封装体和用于在集成电路封装体中散热的方法
CN104409387A (zh) * 2014-10-27 2015-03-11 三星半导体(中国)研究开发有限公司 封装设备及封装方法

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN1315167C (zh) * 2002-08-26 2007-05-09 日月光半导体制造股份有限公司 具有静电放电防护的封装模具
CN100355390C (zh) * 2005-03-15 2007-12-19 深圳迈瑞生物医疗电子股份有限公司 硅胶指套血氧探头封线的方法和模具
CN101584044B (zh) * 2006-12-12 2014-12-17 艾格瑞系统有限公司 集成电路封装体和用于在集成电路封装体中散热的方法
CN104409387A (zh) * 2014-10-27 2015-03-11 三星半导体(中国)研究开发有限公司 封装设备及封装方法

Similar Documents

Publication Publication Date Title
TW200707669A (en) Semiconductor stacked package assembly having exposed substrate surfaces on upper and lower sides
EP1032037A3 (en) Resin-moulded semiconductor device, method for manufacturing the same, and leadframe
CN207097856U (zh) 封装元件、电路板及照明装置
CN2369355Y (zh) 半导体装置的封胶体装置
GB2280062B (en) Method of packaging a power semiconductor device and package produced by the method
TWI256117B (en) Resin-sealed semiconductor device and method of manufacturing the same
CN102097340A (zh) 用cob灌胶封装制作smd的方法
EP1528593A4 (en) SEMICONDUCTOR COMPONENT AND METHOD FOR THE PRODUCTION THEREOF
CN204067330U (zh) 一种基板片式载体csp封装件
CN201611552U (zh) 户内外通用的led显示模组
CN100514683C (zh) Led荧光粉涂布的工艺方法
CN205790054U (zh) Emc倒装支架加一次封装透镜结构
DE50003465D1 (de) Multi-chip-modul und verfahren zum herstellen eines multi-chip-moduls
CN203983254U (zh) 一种bga芯片内埋的无焊接封装
TW200509218A (en) Manufacturing method of semiconductor device
CN206460972U (zh) 一种高气密性的led封装支架
CN210628280U (zh) 一种集成芯片封装结构
CN203260630U (zh) 一种用玻璃透镜封装的cob
CN202757729U (zh) 基于基板封装的绝压传感器封装结构
CN207204488U (zh) 一种双针头打胶结构
CN204834668U (zh) 一种led支架
CN100449744C (zh) 引脚在芯片上的集成电路封装构造及其芯片承载件
CN206794044U (zh) 低压成型机
CN109411459A (zh) 一种含硅胶透镜的高光功率紫光led灯管
CN202120882U (zh) 四面无引脚半导体封装模具结构

Legal Events

Date Code Title Description
C14 Grant of patent or utility model
GR01 Patent grant
C19 Lapse of patent right due to non-payment of the annual fee
CF01 Termination of patent right due to non-payment of annual fee