CN205754281U - A kind of pipelined analog-digital converter - Google Patents

A kind of pipelined analog-digital converter Download PDF

Info

Publication number
CN205754281U
CN205754281U CN201620586497.4U CN201620586497U CN205754281U CN 205754281 U CN205754281 U CN 205754281U CN 201620586497 U CN201620586497 U CN 201620586497U CN 205754281 U CN205754281 U CN 205754281U
Authority
CN
China
Prior art keywords
switch
signal
module
switch module
outfan
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
CN201620586497.4U
Other languages
Chinese (zh)
Inventor
张科峰
张云福
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
WUHAN XINTAI TECHNOLOGY Co Ltd
Original Assignee
WUHAN XINTAI TECHNOLOGY Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by WUHAN XINTAI TECHNOLOGY Co Ltd filed Critical WUHAN XINTAI TECHNOLOGY Co Ltd
Priority to CN201620586497.4U priority Critical patent/CN205754281U/en
Application granted granted Critical
Publication of CN205754281U publication Critical patent/CN205754281U/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Landscapes

  • Analogue/Digital Conversion (AREA)
  • Amplifiers (AREA)

Abstract

The utility model discloses a kind of pipelined analog-digital converter, solve the problem that current capacitance mismatch causes pipeline system ADC nonlinearity to increase, described pipelined analog-digital converter includes pipelining-stage circuit (1~N), and arbitrary single-level circuit includes sub-adc converter (10), subnumber weighted-voltage D/A converter (20) and surplus amplifier module (30);Surplus amplifier module (30) includes that switch module (31), capacitance module (32), operational amplifier (33) and capacitance selection control electronic circuit (34);Capacitance selection controls electronic circuit (34) and is used for controlling the on off state of switch module (31), and to randomly choose from multiple electric capacity of capacitance module (32), electric capacity is the most corresponding to be connected with the outfan of subnumber weighted-voltage D/A converter (20) and the outfan of operational amplifier (33).Achieve the fixed error caused by capacitance mismatch and be converted to random error so that the linearity of whole pipeline system ADC is from the impact of capacitance mismatch.

Description

A kind of pipelined analog-digital converter
Technical field
This utility model relates to analog-to-digital conversion process technical field, particularly relates to a kind of pipelined analog-digital converter.
Background technology
Along with complementary metal oxide semiconductors (CMOS) (CMOS, Complementary Metal Oxide Semiconductor) development of integrated circuit technology, it is high, anti-that digital circuit further embodies integrated level relative to analog circuit Interference is strong, be easily achieved and the many advantages such as low cost.Therefore, people's commonly used digital circuitry instead analog circuit completes at signal Reason.But, the signal in real world is simulation mostly, as the signals such as sound, image, temperature and pressure are simulation letter Number.Needed to convert analog signals into digital signal, it is achieved the device of this function is before carrying out Digital Signal Processing Analog-digital converter (ADC, Analog to Digital Converter).Along with mobile communication system is to third generation transition, it is achieved The requirement of flexible and configurable wireless mobile transceivers technology is the most urgent.High-performance broadband data converter ic is new The core technology of generation wide-band mobile communication base station.Its application includes CDMA (TD-SCDMA, the Time of time division synchronous Division-Synchronous Code Division Multiple Access) base station, Long Term Evolution (LTE, Long Term Evolution) base station, Home eNodeB, short distance high-speed radiocommunication system, as carrierfree communication technology (UWB, Ultra Wideband), WLAN (W-LAN, Wireless Local Area Networks) etc..New generation of wireless The application of communication base station requires that analog-digital converter has enough signal bandwidths to cover its whole working bands, simultaneously need to its There is sufficiently large dynamic range to prevent neighboring trace signal jam.
When the broader bandwidth of analogue signal, it is desirable to the sample rate of ADC quickly, and requires the sampling about 12 bits Precision, and pipelined analog-digital converter (Pipelined Analog-To-Digital Converter, hereinafter referred to as: streamline Formula ADC) it is the analog digital conversion scheme being most frequently with.Concrete, pipeline system ADC can be at power, speed, IC chip Obtain good equilibrium point on area, therefore can be used to the high-precision adc computing realizing sample frequency in MHz grade.
Fig. 1 is conventional pipeline formula ADC structured flowchart, analog input signal Vi after sampling hold circuit 100, then Quantified by some grades of circuit modules 200 and rear class analog to digital conversion circuit module 300, finally circuit modules at different levels are obtained Quantized value carry out dislocation by time delay and dislocation summation module 400 according to time delays and weight and be added, the final number of output Word signal Dout.
Fig. 2 is the single-ended structure block diagram of single-level circuit module in conventional pipeline formula ADC, and it is by clock during two non-overlapping System, in conjunction with Fig. 3, the waveform diagram of two non-overlapping clock signals for being applied in prior art on ADC, is applied to ADC On clock signal have two: sampled clock signal and set up clock signal, sampled clock signal be high level (referred to as: time Clock sampling phase, represents with " phase place 1 ") time be sampling time of ADC, set up clock signal be high level (referred to as: clock is set up Phase, with " phase place 2 " represent) time be setting up the time of ADC, the free time between phase place 1 and phase place 2 is the non-overlapping time.? In phase place 1, analog input signal Vi is sampled by sampling hold circuit 210, and input signal is entered by sub-analog-to-digital conversion module 220 The thick quantization of row obtains quantized value D;In phase place 2, above-mentioned thick quantized value D is converted into the simulation of correspondence by subnumber weighted-voltage D/A converter 230 Signal, be then delivered to this analogue signal in subtractor 240 subtract each other with analog input signal Vi obtain quantify surplus, this quantization Surplus obtains signal Vo through the amplification of surplus amplifier 250 again, finally exports to next stage circuit module.Every stage circuit mould Block all so the flow work, including: sampling, slightly quantify, surplus is amplified, output to next stage circuit module, afterbody electricity The output of road module is delivered in rear class analog-to-digital conversion module in 300, the thick quantized value of the most every one-level circuit module and rear class mould The quantized value of number conversion module also to export to time delay and dislocation summation module 400.
But owing to realizing the Perfect Matchings (the most equal) that the electric capacity in pipeline system adc circuit can not manufacture, cause Error occur during signal transmission, the transmission curve causing ADC is no longer preferable straight line, but the curve of slight curvature, ADC's Non-linear the most thus produce.At orthogonal frequency division multiplexi (OFDM, Orthogonal Frequency Division Multiplexing) in system, ADC is necessary device, and the analogue signal received by radio-frequency front-end is converted to digital signal, Being then transferred to base band process, the whole frequency band that ADC quantifies is divided into multiple sub-band, and the bandwidth of each sub-band is very Little, so thermal noise does not results in serious decline to signal to noise ratio, but the non-linear distortion of ADC can cause the letter on sub-band Number occur that harmonic wave is spuious, and be mixed in other sub-bands, the spuious mutual aliasing of harmonic distortion on multiple sub-bands, cause Signal to noise ratio in each sub-band all declines.
In order to overcome the problem of capacitance mismatch, traditional method is the increase area of electric capacity, domain matching technique, trims Deng.Because the matching degree of domain is inversely proportional to the area of electric capacity, increase the matching degree of electric capacity by increasing the area of electric capacity, logical Cross suitable device disposing way and connection mode, good system matches and parasitic coupling can be accomplished, the most permissible By again trimming with laser after finalization of the manufacture, mismatch is modified.
But being as wireless communication system to improve the requirement of ADC, traditional method overcoming capacitance mismatch receives chooses War, according to the mean level of current semiconductor manufacturing, increases the electric capacity matching precision obtained by capacity area and layout techniques Can only produce number of significant digit about 10 bits, total harmonic distortion (THD, Total Harmonic Distortion)- 70dB, SFDR (SFDR, Spurious-free Dynamic Range) at the ADC of 75dB left and right horizontal, and have There is bigger difference in the high request of a little systems (more than number of significant digit 10 bit, THD at below-90dB, SFDR at more than 90dB) Away from, if only rely only on the later stage trims technology, its cost is the highest, and operability is strong, and poor reliability is not suitable for batch raw Produce, be only applicable to manufacture test chamber sample.
It addition, along with the high speed development of cmos digital integrated circuit technique, for capacitance mismatch, the asking of amplifier finite gain Topic occurs in that figure adjustment technology, and the Main Means of these figure adjustment algorithms is by extracting the gain error of pipelining-stage (bag Include the gain error that capacitance mismatch causes), the output digit signals of final ADC compensates, according to these algorithms whether Can interrupt the angular divisions that analog-digital converter normally works, calibration can be divided into Foreground calibration and background calibration.Foreground calibration is Refer to, when analog-digital converter needs calibration, force to stop the conversion to input signal;Background calibration then need not such a mistake Journey, its calibration process does not interferes with the normal work of analog-digital converter, so Background calibration technology has obtained transporting widely By, most common of which is to inject, based on disturbance, the method extracting error, its operation principle be when pipelining-stage surplus is amplified with Machine injects a signal, and recycling statistical correlation theory is extracted capacitance mismatch equal error, then is corrected.But figure adjustment is also There is its shortcoming: be first to be difficult to be designed, in addition to digital circuit complicated difficult designs, in addition it is also necessary to these correcting algorithms and electricity Road practical situation height meets, and does not otherwise have calibration result, and often these algorithms need the substantial amounts of sampling period to be corrected, consumption Duration.
It is to say, exist in prior art, capacitance mismatch causes pipeline system ADC nonlinearity to increase, and tradition side Method (as increased capacity area, domain matching technique etc.) not can solve capacitance mismatch, and by figure adjustment technology solution Certainly during capacitance mismatch, complexity is high, be difficult to design and be difficult to the technical problem of mistake investigation.
Utility model content
This utility model is for present in prior art, and capacitance mismatch causes pipeline system ADC nonlinearity to increase, and Traditional method (as increased capacity area, domain matching technique etc.) not can solve capacitance mismatch, and passes through figure adjustment When technology solves capacitance mismatch, complexity is high, be difficult to design and be difficult to the technical problem of mistake investigation, it is provided that Yi Zhongliu Line type analog-digital converter, selects the feedback capacity in pipelining-stage circuit, the fixing mistake caused by capacitance mismatch by random Difference is converted to random error, this fixed error will be converted to the noise with stochastic behaviour so that whole pipeline system ADC's The linearity is from the impact of capacitance mismatch, and the performance indications of ADC can reach the high request of some wireless communication systems (as effectively More than figure place 10 bit, THD at below-90dB, SFDR at 90dB with first-class), this technology implements conveniently simultaneously, it is not necessary to as Algorithm correction equally needs substantial amounts of digital circuit and correction convergence time, it is only necessary to carry out circuits improvement on traditional circuit i.e. Can.
This utility model provides a kind of pipelined analog-digital converter, including pipelining-stage circuit, described pipelining-stage circuit In arbitrary single-level circuit include that sub-adc converter and subnumber weighted-voltage D/A converter, described arbitrary single-level circuit also include surplus amplifier Module;
Described surplus amplifier module includes: switch module, capacitance module, operational amplifier and capacitance selection control son electricity Road;
The input of described switch module is for receiving analog input signal and the output signal of described subnumber weighted-voltage D/A converter; The outfan of described switch module is connected with the input of described operational amplifier by described capacitance module and directly with described The outfan of operational amplifier connects;Described capacitance module includes multiple electric capacity, and the quantity of the plurality of electric capacity is according to described Depending on the pipelining-stage bit number of one single-level circuit;
Described capacitance selection controls electronic circuit and is connected with described switch module, be used for exporting control signal control described in open Close the on off state of module, respectively the most corresponding with described subnumber mould to randomly choose electric capacity from multiple electric capacity of described capacitance module The outfan of transducer and the outfan of described operational amplifier connect.
Optionally, described capacitance selection control electronic circuit includes:
Pseudo-random sequence generator, for generating binary format pseudo random number based on the first clock signal;
Encoding submodule, for generating coded sequence based on described binary format pseudo random number;
With MENZI module, it is used for second clock signal and described coded sequence being asked and calculating, to generate the first control Sequence signal processed;
Not gate submodule, seeks non-computational, to generate the second control sequence for controlling sequence signal to described first Signal;
Wherein, described first clock signal and described second clock signal are non-overlapping clock signal;Described control signal Control sequence signal and described second including described first and control sequence signal.
Optionally, described coded sequence includes multiple binary digit, and described and MENZI module includes multiple and door, described non- MENZI module includes multiple not gate;
Wherein, multiple binary digit one_to_one corresponding of described coded sequence are delivered to the plurality of and door, with described Two clock signals are asked and calculate, and then generate the first control sequence signal including multiple binary digit;Described first control Multiple binary digit one_to_one corresponding of sequence signal processed are delivered to the plurality of not gate to carry out seeking non-computational, includes multiple with generation Second control sequence signal of binary digit.
Optionally, described switch module includes the first switch module, second switch assembly and the 3rd switch module, described electricity Molar block includes the first capacitance component;
The input of described first switch module is connected with the in-phase signal outfan of described subnumber weighted-voltage D/A converter, and described The outfan of one switch module is connected with the in-phase signal input of described operational amplifier by described first capacitance component, also It is connected with the inversion signal outfan of described operational amplifier by described second switch assembly;Described 3rd switch module defeated Entering to hold for receiving homophase analog input signal, the outfan of described 3rd switch module passes through described first capacitance component and institute The in-phase signal input stating operational amplifier is connected, anti-phase also by described second switch assembly and described operational amplifier Signal output part is connected;
Described capacitance selection controls electronic circuit and is connected with described first switch module and described second switch assembly, for defeated Go out the described second on off state controlling sequence signal described first switch module of control and export described first control sequence Signal controls the on off state of described second switch assembly, to randomly choose electric capacity correspondence respectively from described first capacitance component It is connected with the in-phase signal outfan of described subnumber weighted-voltage D/A converter and the inversion signal outfan of described operational amplifier.
Optionally, described 3rd switch module is controlled by described first clock signal.
Optionally, described first switch module includes multiple first switch member of parallel connection, and described second switch assembly includes Multiple second switch parts in parallel, described 3rd switch module includes multiple 3rd switch member of parallel connection, described first capacitance group Part includes multiple first electric capacity of parallel connection;
The plurality of first switch member one_to_one corresponding is connected with the plurality of second switch part, the plurality of first switch member One_to_one corresponding is connected with the plurality of first electric capacity, and the plurality of 3rd switch member one_to_one corresponding is with the plurality of first electric capacity even Connect;
Wherein, depending on the number of the plurality of first electric capacity pipelining-stage bit number based on described arbitrary single-level circuit;Institute State the first control sequence signal for controlling to adjust the on off state of each switch member in the plurality of second switch part, described second Control sequence signal for controlling to adjust the on off state of each switch member in the plurality of first switch member.
Optionally, described switch module also includes the 4th switch module, the 5th switch module and the 6th switch module;Described Capacitance module includes the second capacitance component;
The input of described 4th switch module is connected with the inversion signal outfan of described subnumber weighted-voltage D/A converter, and described The outfan of four switch modules is connected with the inversion signal input of described operational amplifier by described second capacitance component, also It is connected with the in-phase signal outfan of described operational amplifier by described 5th switch module;Described 6th switch module defeated Entering to hold for receiving inverting analog input signal, the outfan of described 6th switch module passes through described second capacitance component and institute The inversion signal input stating operational amplifier is connected, also by the homophase of described 5th switch module Yu described operational amplifier Signal output part is connected;
Described capacitance selection controls electronic circuit and is connected with described 4th switch module and described 5th switch module, for defeated Go out the described second on off state controlling sequence signal described 4th switch module of control and export described first control sequence Signal controls the on off state of described 5th switch module, to randomly choose electric capacity correspondence respectively from described second capacitance component It is connected with the inversion signal outfan of described subnumber weighted-voltage D/A converter and the in-phase signal outfan of described operational amplifier.
Optionally, described 6th switch module is controlled by described second clock signal.
Optionally, described 4th switch module includes multiple 4th switch member of parallel connection, and described 5th switch module includes Multiple 5th switch member in parallel, described 6th switch module includes multiple 6th switch member of parallel connection, described second capacitance group Part includes multiple second electric capacity of parallel connection;
The plurality of 4th switch member one_to_one corresponding is connected with the plurality of 5th switch member, the plurality of 4th switch member One_to_one corresponding is connected with the plurality of second electric capacity, and the plurality of 6th switch member one_to_one corresponding is with the plurality of second electric capacity even Connect;
Wherein, depending on the number of the plurality of second electric capacity pipelining-stage bit number based on described arbitrary single-level circuit;Institute State the first control sequence signal for controlling to adjust the on off state of each switch member in the plurality of 5th switch member, described second Control sequence signal for controlling to adjust the on off state of each switch member in the plurality of 4th switch member.
Optionally, described surplus amplifier module also includes the 7th switch being controlled by described second clock signal Part and the 8th switch member;
The in-phase signal outfan of described subnumber weighted-voltage D/A converter is by described 7th switch member and described first switch module Connecting, the inversion signal outfan of described subnumber weighted-voltage D/A converter is by described 8th switch member with described 4th switch module even Connect.
The one or more technical schemes provided in this utility model, at least have the following technical effect that or advantage:
Due in this utility model, in pipelined analog-digital converter in pipelining-stage circuit arbitrary single-level circuit except bag Include outside the sub-adc converter in conventional pipeline formula adc circuit and subnumber weighted-voltage D/A converter, also include surplus amplifier module, For realizing sampling hold circuit, subtractor and the function of surplus amplifier in conventional pipeline formula adc circuit;Described surplus is put Big device module includes: switch module, capacitance module, operational amplifier and capacitance selection control electronic circuit;Described switch module Input is for receiving analog input signal and the output signal of described subnumber weighted-voltage D/A converter;The outfan of described switch module leads to Cross described capacitance module to be connected with the input of described operational amplifier and the direct outfan company with described operational amplifier Connect;Described capacitance module includes multiple electric capacity, and the quantity of the plurality of electric capacity is according to the pipelining-stage ratio of described arbitrary single-level circuit Depending on special number;Described capacitance selection controls electronic circuit and is connected with described switch module, is used for exporting control signal and controls described The on off state of switch module is respectively the most corresponding with described subnumber to randomly choose electric capacity from multiple electric capacity of described capacitance module The outfan of weighted-voltage D/A converter and the outfan of described operational amplifier connect.It is to say, by randomly choosing pipelining-stage circuit In feedback capacity, the fixed error caused by capacitance mismatch is converted to random error, will this fixed error be converted to have The noise of stochastic behaviour so that the linearity of whole pipeline system ADC is from the impact of capacitance mismatch, the performance indications energy of ADC Enough reach some wireless communication systems high request (as more than number of significant digit 10 bit, THD at below-90dB, SFDR at 90dB With first-class), the technical program implements conveniently simultaneously, it is not necessary to need substantial amounts of digital circuit and correction as algorithm corrects Convergence time, it is only necessary to increase a small amount of module on traditional circuit.Visible, the technical program efficiently solves existing skill In art, capacitance mismatch causes pipeline system ADC nonlinearity to increase, and traditional method is (as increased capacity area, domain coupling skill Art etc.) not can solve capacitance mismatch, and pass through complexity height when figure adjustment technology solves capacitance mismatch, be difficult to design With the technical problem being difficult to mistake investigation.
Accompanying drawing explanation
In order to be illustrated more clearly that this utility model embodiment or technical scheme of the prior art, below will be to embodiment Or the required accompanying drawing used is briefly described in description of the prior art, it should be apparent that, the accompanying drawing in describing below is only It is embodiment of the present utility model, for those of ordinary skill in the art, on the premise of not paying creative work, also Other accompanying drawing can be obtained according to the accompanying drawing provided.
The conventional pipeline formula analog-digital converter structure schematic diagram that Fig. 1 provides for this utility model background technology;
Single-level circuit modular structure in the conventional pipeline formula analog-digital converter that Fig. 2 provides for this utility model background technology Schematic diagram;
The waveform signal of the clock signal being applied on analog-digital converter that Fig. 3 provides for this utility model background technology Figure;
A kind of pipelined analog-digital converter structural representation that Fig. 4 provides for this utility model embodiment;
Fig. 5 controls the structural representation of electronic circuit for the capacitance selection that this utility model embodiment provides;
The structural representation of the surplus amplifier module that Fig. 6 provides for this utility model embodiment;
The circuit theory diagrams of the 1.5 bit pipelining-stage circuit that Fig. 7 provides for this utility model embodiment;
The capacitance selection of the 1.5 bit pipelining-stage circuit that Fig. 8 provides for this utility model embodiment controls the electricity of electronic circuit Road schematic diagram.
Detailed description of the invention
This utility model embodiment, by providing a kind of pipelined analog-digital converter, solves in prior art and exists , capacitance mismatch causes pipeline system ADC nonlinearity to increase, and traditional method is (as increased capacity area, domain matching technique Deng) not can solve capacitance mismatch, and when solving capacitance mismatch by figure adjustment technology, complexity is high, be difficult to design and It is difficult to the technical problem of mistake investigation, selects the feedback capacity in pipelining-stage circuit by random, capacitance mismatch is drawn The fixed error risen is converted to random error, this fixed error will be converted to the noise with stochastic behaviour so that whole stream The linearity of line type ADC can reach the height of some wireless communication systems from the impact of capacitance mismatch, the performance indications of ADC Require (as more than number of significant digit 10 bit, THD at below-90dB, SFDR at 90dB with first-class), this technology implements simultaneously Convenient, it is not necessary to as algorithm corrects, to need substantial amounts of digital circuit and correction convergence time, it is only necessary to enterprising at traditional circuit Row circuits improvement.
The technical scheme of this utility model embodiment is for solving above-mentioned technical problem, and general thought is as follows:
This utility model embodiment provides a kind of pipelined analog-digital converter, including pipelining-stage circuit, described flowing water In level circuit, arbitrary single-level circuit includes that sub-adc converter and subnumber weighted-voltage D/A converter, described arbitrary single-level circuit also include surplus Amplifier module;Described surplus amplifier module includes: switch module, capacitance module, operational amplifier and capacitance selection control Electronic circuit;The input of described switch module is for receiving analog input signal and the output signal of described subnumber weighted-voltage D/A converter; The outfan of described switch module is connected with the input of described operational amplifier by described capacitance module and directly with described The outfan of operational amplifier connects;Described capacitance module includes multiple electric capacity, and the quantity of the plurality of electric capacity is according to described Depending on the pipelining-stage bit number of one single-level circuit;Described capacitance selection controls electronic circuit and is connected with described switch module, for defeated Go out control signal to control the on off state of described switch module, to randomly choose electricity from multiple electric capacity of described capacitance module Hold the outfan of corresponding and described subnumber weighted-voltage D/A converter and the outfan of described operational amplifier respectively to be connected.
Visible, in this utility model embodiment, traditional pipelining-stage circuit is improved, according in pipelining-stage circuit The pipelining-stage bit number of arbitrary single-level circuit determines electric capacity number in capacitance module, and controls electronic circuit control by capacitance selection The on off state of switch module is respectively the most corresponding with described subnumber to randomly choose electric capacity from multiple electric capacity of described capacitance module The outfan of weighted-voltage D/A converter and the outfan of described operational amplifier connect, and randomly choose the feedback capacity in pipelining-stage circuit, The fixed error caused by capacitance mismatch is converted to random error, this fixed error will be converted to have making an uproar of stochastic behaviour Sound so that the linearity of whole pipeline system ADC can reach some nothings from the impact of capacitance mismatch, the performance indications of ADC The high request of line communication system (as more than number of significant digit 10 bit, THD at below-90dB, SFDR at 90dB with first-class), simultaneously The technical program implements conveniently, it is not necessary to need substantial amounts of digital circuit and correction convergence time as algorithm corrects, only Need on traditional circuit, increase a small amount of module.Visible, the technical program efficiently solves electric capacity in prior art and loses Join and cause pipeline system ADC nonlinearity to increase, and traditional method (as increased capacity area, domain matching technique etc.) can not be very Good solution capacitance mismatch, and pass through complexity height when figure adjustment technology solves capacitance mismatch, be difficult to design and be difficult to The technical problem of mistake investigation.
In order to be better understood from technique scheme, below in conjunction with Figure of description and specific embodiment to upper State technical scheme to be described in detail, it should be understood that the specific features in this utility model embodiment and embodiment is to this The detailed description of application technical scheme rather than the restriction to technical scheme, in the case of not conflicting, this practicality Technical characteristic in new embodiment and embodiment can be mutually combined.
Refer to Fig. 4, this utility model embodiment provides a kind of pipelined analog-digital converter, including pipelining-stage circuit (1~N), in pipelining-stage circuit (1~N), arbitrary single-level circuit (in Fig. 4 as a example by pipelining-stage circuit 1) includes sub-adc converter 10 and subnumber weighted-voltage D/A converter 20, described arbitrary single-level circuit also includes surplus amplifier module 30;
Surplus amplifier module 30 includes: switch module 31, capacitance module 32, operational amplifier 33 and capacitance selection control Electronic circuit 34;
The input of switch module 31 is for receiving analog input signal VI and the output signal of subnumber weighted-voltage D/A converter 20 SUB_DA;The outfan of switch module 31 is connected with the input of operational amplifier 33 by capacitance module 32 and direct and fortune The outfan calculating amplifier 33 connects;Capacitance module 32 includes multiple electric capacity, and the quantity of the plurality of electric capacity is according to described arbitrary Depending on the pipelining-stage bit number of single-level circuit;
Capacitance selection controls electronic circuit 34 and is connected with switch module 31, is used for exporting control signal to control switch module 31 On off state, to randomly choose electric capacity respectively corresponding defeated with subnumber weighted-voltage D/A converter 20 from multiple electric capacity of capacitance module 32 The outfan going out end and operational amplifier 33 connects.
Wherein, defeated as next stage circuit unit of output of each stage circuit units in pipelining-stage circuit (1~N-1) Enter.
In specific implementation process, in pipelining-stage circuit (1~N), arbitrary single-level circuit is by two non-overlapping clock signals (the i.e. first clock signal clk 1 and second clock signal CLK2) controls, concrete, in the first clock signal clk 1 corresponding diagram 3 Sampled clock signal, sets up clock signal in second clock signal CLK2 corresponding diagram 3.Refer to Fig. 5, capacitance selection controls son Circuit 34 includes:
Pseudo-random sequence generator 341, for generating binary format pseudo random number (Q1 based on the first clock signal clk 1 ~Qi);Wherein, i is the number of bits of this pseudo random number, and i is more than or equal to 6;
Encoding submodule 342, for based on described binary format pseudo random number (Q1~Qi) generate coded sequence (A1~ Aj);Wherein, j is the number of bits of this coded sequence, and j is more than or equal to 8;
With MENZI module 343, it is used for second clock signal CLK2 and described coded sequence being asked and calculating, to generate First controls sequence signal (B1~Bj);
Not gate submodule 344, seeks non-computational for controlling sequence signal (B1~Bj) to described first, to generate the Two control sequence signal (C1~Cj);
Wherein, described control signal includes that described first controls sequence signal (B1~Bj) and described second control sequence letter Number (C1~Cj).
Concrete, described coded sequence includes that multiple binary digit, described and MENZI module 343 include multiple and door, institute State not gate submodule 344 and include multiple not gate;Wherein, multiple binary digits (A1~the Aj) one_to_one corresponding of described coded sequence is defeated Delivering to the plurality of and door, to ask with described second clock signal CLK2 and to calculate, and then generation includes multiple binary system First control sequence signal (B1~Bj) of position;The described first multiple binary digits (B1~Bj) one a pair controlling sequence signal The plurality of not gate should be delivered to carry out seeking non-computational, to generate the second control sequence signal (C1 including multiple binary digit ~Cj).
Concrete, what capacitance selection controlled electronic circuit 34 comprises multiple with MENZI module 343 and not gate submodule 344 respectively With door and multiple not gate;It is connected with second switch assembly 342 with the outfan of door with part in MENZI module 343, with to second Switch module 342 is controlled;It is connected with outfan and the 5th switch module 345 of door with another part in MENZI module 343, So that the 5th switch module 345 is controlled;The outfan of part not gate and the first switch module 341 in not gate submodule 344 Connect, so that the first switch module 341 is controlled;In not gate submodule 344, the outfan and the 4th of another part not gate leaves Close assembly 344 to connect, so that the 4th switch module 344 to be controlled.
In specific implementation process, refer to Fig. 6, switch module 31 includes the first switch module 311, second switch assembly 312 and the 3rd switch module 313, capacitance module 32 includes the first capacitance component 321;
The input of the first switch module 311 is connected with the in-phase signal outfan of subnumber weighted-voltage D/A converter 20, is used for receiving The positive output signal SUB_DAP of subnumber weighted-voltage D/A converter 20;The outfan of the first switch module 311 passes through the first capacitance component 321 Be connected with the in-phase signal input of operational amplifier 33, anti-phase also by second switch assembly 312 and operational amplifier 33 Signal output part is connected;The input of the 3rd switch module 313 is used for receiving homophase analog input signal VIP, the 3rd switches set The outfan of part 313 is connected with the in-phase signal input of operational amplifier 33, also by second by the first capacitance component 321 Switch module 312 is connected with the inversion signal outfan of operational amplifier 33;
Capacitance selection controls electronic circuit 34 and is connected with the first switch module 311 and second switch assembly 312, is used for exporting institute State the second control sequence signal control the on off state of the first switch module 311 and export described first control sequence signal Control the on off state of second switch assembly 312, to randomly choose electric capacity correspondence and subnumber respectively from the first capacitance component 321 The in-phase signal outfan of weighted-voltage D/A converter 20 and the inversion signal outfan of operational amplifier 33 connect;Wherein, the 3rd switches set Part 313 is controlled by the first clock signal clk 1.
In specific implementation process, referring still to Fig. 6, switch module 31 also includes the 4th switch module the 314, the 5th switch Assembly 315 and the 6th switch module 316;Capacitance module 32 includes the second capacitance component 322;
The input of the 4th switch module 314 is connected with the inversion signal outfan of subnumber weighted-voltage D/A converter 20, is used for receiving The negative output signal SUB_DAN of subnumber weighted-voltage D/A converter 20;The outfan of the 4th switch module 314 passes through the second capacitance component 322 It is connected with the inversion signal input of operational amplifier 33, also by the 5th switch module 315 and the homophase of operational amplifier 33 Signal output part is connected;The input of the 6th switch module 316 is used for receiving inverting analog input signal VIN, the 6th switches set The outfan of part 316 is connected with the inversion signal input of operational amplifier 33, also by the 5th by the second capacitance component 322 Switch module 315 is connected with the in-phase signal outfan of operational amplifier 33;
Capacitance selection controls electronic circuit 34 and is connected with the 4th switch module 314 and the 5th switch module 315, is used for exporting institute State the second control sequence signal control the on off state of the 4th switch module 314 and export described first control sequence signal Control the on off state of the 5th switch module 315, to randomly choose electric capacity correspondence and subnumber respectively from the second capacitance component 322 The inversion signal outfan of weighted-voltage D/A converter 20 and the in-phase signal outfan of operational amplifier 33 connect;Wherein, the 6th switches set Part 316 is controlled by second clock signal CLK2.
In specific implementation process, the first switch module 311 includes multiple first switch member of parallel connection, second switch assembly The 312 multiple second switch parts including parallel connection, the 3rd switch module 313 includes multiple 3rd switch member of parallel connection, the first electric capacity Assembly 321 includes multiple first electric capacity of parallel connection;
The plurality of first switch member one_to_one corresponding is connected with the plurality of second switch part, the plurality of first switch member One_to_one corresponding is connected with the plurality of first electric capacity, and the plurality of 3rd switch member one_to_one corresponding is with the plurality of first electric capacity even Connect;
Wherein, depending on the number of the plurality of first electric capacity pipelining-stage bit number based on described arbitrary single-level circuit;Institute State the first control sequence signal for controlling to adjust the on off state of each switch member in the plurality of second switch part, described second Control sequence signal for controlling to adjust the on off state of each switch member in the plurality of first switch member.
In specific implementation process, the 4th switch module 314 includes multiple 4th switch member of parallel connection, the 5th switch module 315 multiple 5th switch member including parallel connection, the 6th switch module 316 includes multiple 6th switch member of parallel connection, the second electric capacity Assembly 322 includes multiple second electric capacity of parallel connection;
The plurality of 4th switch member one_to_one corresponding is connected with the plurality of 5th switch member, the plurality of 4th switch member One_to_one corresponding is connected with the plurality of second electric capacity, and the plurality of 6th switch member one_to_one corresponding is with the plurality of second electric capacity even Connect;
Wherein, depending on the number of the plurality of second electric capacity pipelining-stage bit number based on described arbitrary single-level circuit;Institute State the first control sequence signal for controlling to adjust the on off state of each switch member in the plurality of 5th switch member, described second Control sequence signal for controlling to adjust the on off state of each switch member in the plurality of 4th switch member.
In specific implementation process, referring still to Fig. 6, surplus amplifier module 30 also includes by second clock signal The 7th switch member 317 and the 8th switch member 318 that CLK2 is controlled;
The in-phase signal outfan of subnumber weighted-voltage D/A converter 20 is connected with the first switch module 311 by the 7th switch member 317, The inversion signal outfan of subnumber weighted-voltage D/A converter 20 is connected with the 4th switch module 314 by the 8th switch member 318.
Concrete, refer to Fig. 7, be as a example by 1.5 bit pipelining-stage circuit by surplus amplifier module, the first capacitance component 321 are split as four the first electric capacity (C11~C14) in parallel.Accordingly, the first switch module 311 includes four in parallel One switch member (K11~K14), one_to_one corresponding and four the first electric capacity (C11~C14) in parallel connect;Second switch assembly 312 Including four second switch part (K21~K24) one_to_one corresponding in parallel and four the first switch member (K11~K14) in parallel and Four the first electric capacity (C11~C14) in parallel connect;3rd switch module include four the 3rd switch member in parallel (K31~ K34), one_to_one corresponding and four the first switch member (K11~K14) in parallel, four second switch parts (K21~K24) in parallel First electric capacity (C11~C14) in parallel with four connects;The input of four the first switch member (K11~K14) is opened by the 7th Close part 317 to be connected with the in-phase signal outfan of subnumber weighted-voltage D/A converter 20, for receiving the positive output letter of subnumber weighted-voltage D/A converter 20 Number SUB_DAP;The input of four the 3rd switch member (K31~K34) receives homophase analog input signal VIP;Four first electricity The one end not being connected with the first switch module 311 holding (C11~C14) receives sample reference voltage by the 9th switch member 319 VB, also directly it is connected with the in-phase signal input of operational amplifier 33.
Same, the second capacitance component 322 is split as four the second electric capacity (C21~C24) in parallel.Accordingly, the 4th Switch module 314 includes four the first switch member (K41~K44) in parallel, one_to_one corresponding and four the second electric capacity in parallel (C21~C24) connects;5th switch module 315 includes four the 5th switch member (K51~K54) one_to_one corresponding and four in parallel 4th switch member (K41~K44) of individual parallel connection and four the second electric capacity (C21~C24) in parallel connect;6th switch module bag Include four the 6th switch member (K61~K64) in parallel, one_to_one corresponding and four the 4th switch member (K41~K44) in parallel, four 5th switch member (K51~K54) of individual parallel connection and four the second electric capacity (C21~C24) in parallel connect;Four the 4th switch member The input of (K41~K44) is connected with the inversion signal outfan of subnumber weighted-voltage D/A converter 20 by the 8th switch member 318, is used for Receive the negative output signal SUB_DAN of subnumber weighted-voltage D/A converter 20;The input of four the 6th switch member (K61~K64) receives anti- Phase analog input signal VIN;One end not being connected with the 4th switch module 314 of four the second electric capacity (C21~C24) is by the Ten switch member 3110 receive sample reference voltage VB, are also directly connected with the inversion signal input of operational amplifier 33.
Then, refer to Fig. 8, pseudo-random sequence generator 341 requires upper at the first clock signal clk 1 according to design Rise along when arriving, generate one group of binary format pseudo random number (Q1~Q6);Further, according to operational amplifier 33 peripheral circuit Symmetrical characteristic, can be set to encoding submodule 342 comprise two encoders (3421,3422), receive binary system lattice respectively Formula pseudo random number (Q1~Q3) and binary format pseudo random number (Q4~Q6);Encoder 3421 is based on binary format pseudorandom Number (Q1~Q3) generates coded sequence (A1~A4), and encoder 3422 generates based on binary format pseudo random number (Q4~Q6) and compiles Code sequence (A5~A8);Accordingly, it is set to comprise 8 with MENZI module 343 input with door (3431~3438), one_to_one corresponding Coded sequence (A1~A8), and ask with second clock signal CLK2 respectively and calculate, to generate the first control sequence signal (B1~B8);Further, not gate submodule 344 is set to comprise 8 not gates (3441~3448), one_to_one corresponding input coding sequence Row (B1~B8), and carry out respectively seeking non-computational, to generate the second control sequence signal (C1~C8).Wherein, first controls sequence Column signal (B1~B4) controls the on off state of four second switch parts (K21~K24) for one_to_one corresponding, and first controls sequence Signal (B5~B8) controls the on off state of four the 5th switch member (K51~K54) for one_to_one corresponding, and second controls sequence letter Number (C1~C4) controls the on off state of four the first switch member (K11~K14) for one_to_one corresponding, and second controls sequence signal (C5~C8) controls the on off state of four the 4th switch member (K41~K44) for one_to_one corresponding.
Describe the operation principle of 1.5 bit pipelining-stage circuit in this programme below in conjunction with Fig. 7 and Fig. 8 in detail, and this is described How technology solves the ADC nonlinear distortion question that capacitance mismatch causes.This programme pipelining-stage circuit is operated in two stages, this Two stages are controlled by non-overlapping clock CLK1 and CLK2, are introduced below as its working stage.
When the first clock signal clk 1 is high level, the 3rd switch member (K31~K34) that controlled by CLK1, the 6th open Closing part (K61~K64), the 9th switch member 319 and the tenth switch member 3110 to turn on, rest switch part ends, at this moment four first Homophase, inverting analog input signal (VIP, VIN) are carried out by electric capacity (C11~C14) and four the second electric capacity (C21~C24) Sampling, meanwhile, the rising edge pseudo-random sequence generator 341 at CLK1 updates once, and two encoders (3421,3422) are respectively Binary format pseudo random number (Q1~Q3) and binary format pseudo random number (Q4~Q6) are encoded, is used for generating coding Sequence (A1~A8), the coding rule of its encoder is as shown in the table, the coding rule of two encoders (3421,3422) in figure As then, the most only as a example by encoder 3421:
For any input Q1, Q2, Q3 signal, output signal A1, A2, A3, A4 always have two signals for height " 1 ", two other signal is " 0 ".
When second clock signal CLK2 is high level, the 7th switch member 317 and the 8th switch member 318 controlled by CLK2 Conducting, synchronous signal A1, A2, A3, A4, A5, A6, A7, A8, by being transmitted with door, at this moment have B1=A1, B2=A2, B3= A3, B4=A4, B5=A5, B6=A6, B7=A7, B8=A8, according to coding rule, have two signals for high electricity in B1~B4 Flat, two other signal is low level, B5~B8 has two signals be high level, two other be low level, by high level The switch conduction controlled, is ended by the switch of low level control, now, and two electric capacity in the first electric capacity (C11~C14) and fortune The inversion signal outfan calculating amplifier 33 connects, and two other electric capacity connects with the in-phase signal outfan of subnumber weighted-voltage D/A converter 20 Connecing, such as, when Q1, Q2, Q3 value respectively is 0,0,0, A1, A2, A3, A4 value respectively is 1,1,0,0, it is known that: B1, B2, B3, B4 value respectively is 1,1,0,0, and C1, C2, C3, C4s value respectively is 0,0,1,1, now the first switch member (K13, K14) Conducting, the first switch member (K11, K12) disconnects, and second switch part (K21, K22) turns on, and second switch part (K23, K24) disconnects, It is to say, the first electric capacity (C11, C12) is connected with the in-phase signal outfan of subnumber weighted-voltage D/A converter 20, the first electric capacity (C13, C14) it is connected with the in-phase signal input of operational amplifier 33.In like manner, two electricity in the second capacitance component (C21~C24) Hold and be connected with the inversion signal input of operational amplifier 33, and two other electric capacity and the inversion signal of subnumber weighted-voltage D/A converter 20 Outfan connects.So just constitute the reversed feedback amplifier of closed loop, it is achieved surplus is amplified.
Owing to binary format pseudo random number (Q1~Q6) is random, so the output after Bian Ma is also random, i.e. First electric capacity (C11~C14) and the second electric capacity (C21~C24) are connected with operational amplifier 33 outfan or turn with subnumber mould It is also random that parallel operation 20 outfan connects.
Correspondingly, shown in the transfer function such as following formula (I) of the pipelining-stage circuit in this programme:
V r e s = ( 1 + C s C f ) V i n + C s C f V r e f - V r e f ≤ V i n ≤ - 1 4 V r e f ( 1 + C s C f ) V i n - 1 4 V r e f ≤ V i n ≤ + 1 4 V r e f ( 1 + C s C f ) V i n - C s C f V r e f + 1 4 V r e f ≤ V i n ≤ V r e f - - - ( I )
Wherein, VinFor the difference of homophase analog input signal VIP in above-mentioned Fig. 7 Yu inverting analog input signal VIN, Vref The difference of the In-phase output signal SUB_DAP and reversed-phase output signal SUB_DAN of the subnumber weighted-voltage D/A converter 20 in above-mentioned Fig. 7, Vres For the difference of the In-phase output signal VOP and reversed-phase output signal VON of the operational amplifier 33 in above-mentioned Fig. 7, Cs represents and son The total capacitance value that the in-phase signal outfan (or inversion signal outfan) of digital to analog converter 20 connects, Cf represents and operation amplifier The total capacitance value that the inversion signal outfan (or in-phase signal outfan) of device 33 connects.Represent and subnumber weighted-voltage D/A converter 20 with Cs The total capacitance value that connects of in-phase signal outfan, Cf represent that the inversion signal outfan with operational amplifier 33 is connected total the most electric As a example by capacitance, Cs=C1i+C1j, Cf=C1m+C1n;Set i, j, m, n}={1,2, and 3,4}, merge above formula and can be written as:
V r e s = ( 1 + C s C f ) V i n - D i * C s C f V r e f , D i ∈ ( - 1 , 0 , 1 ) - - - ( I I )
In the ideal case, electric capacity Cs and electric capacity Cf is the most equal, and now this transfer function is linear function, but considers Electric capacity Cs and electric capacity Cf mismatch, Cs=Cf+ Δ C in actual application, then go up formula (II) and become:
V r e s = 2 V i n - D i * V r e f + Δ C C f ( V i n - D i * V r e f ) , D i ∈ ( - 1 , 0 , 1 ) - - - ( I I I )
In upper formula (III)One error introduced for capacitance mismatch, same, computing is put The big negative input of device 33 and the single-end circuit of positive output side there is also identical transfer function relation.
For 1.5 traditional bit pipelining-stages, Cs and Cf is constant, and the error that i.e. capacitance mismatch introduces is constant, This can cause the transmission curve of pipeline system ADC to bend, but, by taking technical scheme, the value of Cs and Cf be with Machine change, so the margin of error that capacitance mismatch causes also is change at random, and the mathematic expectaion of this error is 0, transmission The statistical expection curve of curve is consistent with desired transmission curve, therefore can be considered to make an uproar by the error that capacitance mismatch causes Sound, the linearity of such bulk flow line type ADC the most no longer be have impact on by capacitance mismatch.It is noted that
1) in 1.5 bit pipelining-stage circuit, the first capacitance component 341 and the second capacitance component 342 are respectively by four electricity Hold and constitute, the number of the switch member that the first to the 6th corresponding switch module (311~316) comprises respectively and each capacitance component bag The electric capacity number contained is equal (being 4), and capacitance selection controls the first control sequence signal and second control of electronic circuit 34 output The number for carrying out the switch member that the binary signal figure place of on-off control controls with needs that sequence signal processed comprises respectively Corresponding, such as: first controls sequence signal controls second switch assembly 312 and the 5th switch module 313 for simultaneously, then the What one control sequence signal was comprised is second switch assembly 312 and the 5th for carrying out the binary signal figure place of on-off control The summation (being 8) of the switch member number of switch module 313, can determine that j=8 in conjunction with Fig. 5;
In 1.5 bit pipelining-stage circuit, as a example by the negative input of operational amplifier 33 and the single-end circuit of positive output side, The situation kind number of Cs or Cf randomly selected isKind, may thereby determine that the use that pseudo-random sequence generator 341 exports In figure place M of the binary format pseudo random number controlling this single-end circuit, concrete, M should meetI.e. M >=3, in conjunction with Fig. 5 can determine that i=2M >=6;
2) this programme applies also for many bits pipelining-stage circuit (such as 2.5 bit pipelining-stage circuit, 3.5 bit pipelining-stage electricity Road, 4.5 bit pipelining-stage circuit etc.), improve pipelining-stage circuit structure and 1.5 bit pipelining-stage circuit are similar to.Concrete, In 2.5 bit pipelining-stage circuit, the first capacitance component 341 and the second capacitance component 342 are made up of eight electric capacity respectively, corresponding The electric capacity number that the number of the switch member that the first to the 6th switch module (311~316) comprises respectively comprises with each capacitance component Equal (being 8), the first control sequence signal and second of capacitance selection control electronic circuit 34 output controls sequence signal and divides Do not comprise is corresponding with the number of the switch member that needs control, such as carrying out the binary signal figure place of on-off control: First controls sequence signal controls second switch assembly 312 and the 5th switch module 313 for simultaneously, then first controls sequence letter Number comprised is second switch assembly 312 and the 5th switch module 313 for carrying out the binary signal figure place of on-off control The summation (being 16) of switch member number, can determine that j=16 in conjunction with Fig. 5;
In 2.5 bit pipelining-stage circuit, as a example by the negative input of operational amplifier 33 and the single-end circuit of positive output side, The situation kind number of Cs or Cf randomly selected isKind, may thereby determine that what pseudo-random sequence generator 341 exported For controlling figure place M of the binary format pseudo random number of this single-end circuit, concrete, M should meetI.e. M >=7, Can determine that i=2M >=14 in conjunction with Fig. 5;
3.5 bit pipelining-stage circuit, 4.5 bit pipelining-stage circuit etc. can be repeated by that analogy the most one by one.
In sum, in this utility model embodiment, traditional pipelining-stage circuit is improved, according to described surplus The bit number of amplifier module determines electric capacity number in capacitance module, and controls electronic circuit control switch module by capacitance selection On off state, respectively the most corresponding with described subnumber weighted-voltage D/A converter to randomly choose electric capacity from multiple electric capacity of described capacitance module Outfan and described operational amplifier outfan connect, randomly choose the feedback capacity in pipelining-stage circuit, by electric capacity lose Join the fixed error caused and be converted to random error, this fixed error will be converted to the noise with stochastic behaviour so that whole The linearity of individual pipeline system ADC can reach some wireless communication systems from the impact of capacitance mismatch, the performance indications of ADC High request (as more than number of significant digit 10 bit, THD at below-90dB, SFDR at 90dB with first-class), the technical program simultaneously Implement conveniently, it is not necessary to as algorithm corrects, need substantial amounts of digital circuit and correction convergence time, it is only necessary in tradition A small amount of module is increased on circuit.Visible, the technical program efficiently solves capacitance mismatch in prior art and causes flowing water Wire type ADC nonlinearity increases, and traditional method (as increased capacity area, domain matching technique etc.) not can solve electricity Hold mismatch, and pass through complexity height when figure adjustment technology solves capacitance mismatch, be difficult to design and be difficult to mistake investigation Technical problem.
Although having been described for preferred embodiment of the present utility model, but those skilled in the art once knowing substantially Creative concept, then can make other change and amendment to these embodiments.So, claims are intended to be construed to bag Include preferred embodiment and fall into all changes and the amendment of this utility model scope.
Obviously, those skilled in the art can carry out various change and modification without deviating from this practicality to this utility model Novel spirit and scope.So, if of the present utility model these amendment and modification belong to this utility model claim and Within the scope of its equivalent technologies, then this utility model is also intended to comprise these change and modification.

Claims (10)

1. a pipelined analog-digital converter, including pipelining-stage circuit (1~N), arbitrary in described pipelining-stage circuit (1~N) Single-level circuit includes sub-adc converter (10) and subnumber weighted-voltage D/A converter (20), it is characterised in that described arbitrary single-level circuit is also Including surplus amplifier module (30);
Described surplus amplifier module (30) including: switch module (31), capacitance module (32), operational amplifier (33) and electric capacity Select to control electronic circuit (34);
The input of described switch module (31) is used for receiving analog input signal (VI) and described subnumber weighted-voltage D/A converter (20) Output signal (SUB_DA);The outfan of described switch module (31) is by described capacitance module (32) and described operational amplifier (33) input connects and is directly connected with the outfan of described operational amplifier (33);Described capacitance module (32) includes Multiple electric capacity, depending on the quantity of the plurality of electric capacity pipelining-stage bit number according to described arbitrary single-level circuit;
Described capacitance selection controls electronic circuit (34) and is connected with described switch module (31), is used for exporting control signal to control State the on off state of switch module (31), to randomly choose electric capacity correspondence respectively from multiple electric capacity of described capacitance module (32) It is connected with the outfan of described subnumber weighted-voltage D/A converter (20) and the outfan of described operational amplifier (33).
2. pipelined analog-digital converter as claimed in claim 1, it is characterised in that described capacitance selection controls electronic circuit (34) including:
Pseudo-random sequence generator (341), for generating binary format pseudo random number based on the first clock signal (CLK1);
Encoding submodule (342), for generating coded sequence based on described binary format pseudo random number;
With MENZI module (343), it is used for second clock signal (CLK2) and described coded sequence being asked and calculating, to generate First controls sequence signal;
Not gate submodule (344), seeks non-computational, to generate the second control sequence for controlling sequence signal to described first Signal;
Wherein, described first clock signal (CLK1) and described second clock signal (CLK2) are non-overlapping clock signal;Described Control signal includes that described first controls sequence signal and described second control sequence signal.
3. pipelined analog-digital converter as claimed in claim 2, it is characterised in that described coded sequence includes that multiple two enter Position processed, described and MENZI module (343) includes that multiple and door, described not gate submodule (344) include multiple not gate;
Wherein, multiple binary digit one_to_one corresponding of described coded sequence are delivered to the plurality of and door, with during with described second Clock signal (CLK2) is asked and calculates, and then generates the first control sequence signal including multiple binary digit;Described first Multiple binary digit one_to_one corresponding of control sequence signal are delivered to the plurality of not gate to carry out seeking non-computational, includes many with generation Second control sequence signal of individual binary digit.
4. pipelined analog-digital converter as claimed in claim 2, it is characterised in that described switch module (31) includes first Switch module (311), second switch assembly (312) and the 3rd switch module (313), described capacitance module (32) includes the first electricity Hold assembly (321);
The input of described first switch module (311) is connected with the in-phase signal outfan of described subnumber weighted-voltage D/A converter (20), The outfan of described first switch module (311) is by described first capacitance component (321) and described operational amplifier (33) In-phase signal input is connected, also by the inversion signal of described second switch assembly (312) Yu described operational amplifier (33) Outfan is connected;The input of described 3rd switch module (313) is used for receiving homophase analog input signal (VIP), and described The outfan of three switch modules (313) is by same the believing of described first capacitance component (321) with described operational amplifier (33) Number input is connected, also by the inversion signal outfan of described second switch assembly (312) Yu described operational amplifier (33) It is connected;
Described capacitance selection controls electronic circuit (34) and described first switch module (311) and described second switch assembly (312) It is connected, is used for exporting the described second on off state controlling sequence signal described first switch module (311) of control and output Described first controls sequence signal controls the on off state of described second switch assembly (312), with from described first capacitance component (321) the in-phase signal outfan and the described computing that randomly choose electric capacity corresponding and described subnumber weighted-voltage D/A converter (20) respectively in are put The inversion signal outfan of big device (33) connects.
5. pipelined analog-digital converter as claimed in claim 4, it is characterised in that described 3rd switch module (313) leads to Cross described first clock signal (CLK1) to be controlled.
6. pipelined analog-digital converter as claimed in claim 4, it is characterised in that described first switch module (311) is wrapped Include parallel connection multiple first switch member, described second switch assembly (312) include parallel connection multiple second switch parts, the described 3rd Switch module (313) includes multiple 3rd switch member of parallel connection, and described first capacitance component (321) includes multiple the first of parallel connection Electric capacity;
The plurality of first switch member one_to_one corresponding is connected with the plurality of second switch part, and the plurality of first switch member is one by one Corresponding and the plurality of first electric capacity is connected, and the plurality of 3rd switch member one_to_one corresponding is connected with the plurality of first electric capacity;
Wherein, depending on the number of the plurality of first electric capacity pipelining-stage bit number based on described arbitrary single-level circuit;Described One controls sequence signal is used for controlling to adjust the on off state of each switch member in the plurality of second switch part, and described second controls Sequence signal is for controlling to adjust the on off state of each switch member in the plurality of first switch member.
7. pipelined analog-digital converter as claimed in claim 4, it is characterised in that described switch module (31) includes the 4th Switch module (314), the 5th switch module (315) and the 6th switch module (316);Described capacitance module (32) includes the second electricity Hold assembly (322);
The input of described 4th switch module (314) is connected with the inversion signal outfan of described subnumber weighted-voltage D/A converter (20), The outfan of described 4th switch module (314) is by described second capacitance component (322) and described operational amplifier (33) Inversion signal input is connected, also by the in-phase signal of described 5th switch module (315) Yu described operational amplifier (33) Outfan is connected;The input of described 6th switch module (316) is used for receiving inverting analog input signal (VIN), and described The outfan of six switch modules (316) is by the anti-phase letter of described second capacitance component (322) with described operational amplifier (33) Number input is connected, also by the in-phase signal outfan of described 5th switch module (315) Yu described operational amplifier (33) It is connected;
Described capacitance selection controls electronic circuit (34) and described 4th switch module (314) and described 5th switch module (315) It is connected, is used for exporting the described second on off state controlling sequence signal described 4th switch module (314) of control and output Described first controls sequence signal controls the on off state of described 5th switch module (315), with from described second capacitance component (322) the inversion signal outfan and the described computing that randomly choose electric capacity corresponding and described subnumber weighted-voltage D/A converter (20) respectively in are put The in-phase signal outfan of big device (33) connects.
8. pipelined analog-digital converter as claimed in claim 7, it is characterised in that described 6th switch module (316) leads to Cross described second clock signal (CLK2) to be controlled.
9. pipelined analog-digital converter as claimed in claim 7, it is characterised in that described 4th switch module (314) is also Including multiple 4th switch member in parallel, described 5th switch module (315) includes multiple 5th switch member of parallel connection, described the Six switch modules (316) include multiple 6th switch member of parallel connection, and described second capacitance component (322) includes multiple the of parallel connection Two electric capacity;
The plurality of 4th switch member one_to_one corresponding is connected with the plurality of 5th switch member, and the plurality of 4th switch member is one by one Corresponding and the plurality of second electric capacity is connected, and the plurality of 6th switch member one_to_one corresponding is connected with the plurality of second electric capacity;
Wherein, depending on the number of the plurality of second electric capacity pipelining-stage bit number based on described arbitrary single-level circuit;Described One controls sequence signal is used for controlling to adjust the on off state of each switch member in the plurality of 5th switch member, and described second controls Sequence signal is for controlling to adjust the on off state of each switch member in the plurality of 4th switch member.
10. pipelined analog-digital converter as claimed in claim 7, it is characterised in that described surplus amplifier module (30) Also include the 7th switch member (317) and the 8th switch member (318) being controlled by described second clock signal (CLK2);
The in-phase signal outfan of described subnumber weighted-voltage D/A converter (20) is by described 7th switch member (317) and described first switch Assembly (311) connects, and the inversion signal outfan of described subnumber weighted-voltage D/A converter (20) is by described 8th switch member (318) and institute State the 4th switch module (314) to connect.
CN201620586497.4U 2016-06-16 2016-06-16 A kind of pipelined analog-digital converter Active CN205754281U (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CN201620586497.4U CN205754281U (en) 2016-06-16 2016-06-16 A kind of pipelined analog-digital converter

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN201620586497.4U CN205754281U (en) 2016-06-16 2016-06-16 A kind of pipelined analog-digital converter

Publications (1)

Publication Number Publication Date
CN205754281U true CN205754281U (en) 2016-11-30

Family

ID=57386152

Family Applications (1)

Application Number Title Priority Date Filing Date
CN201620586497.4U Active CN205754281U (en) 2016-06-16 2016-06-16 A kind of pipelined analog-digital converter

Country Status (1)

Country Link
CN (1) CN205754281U (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN106130552A (en) * 2016-06-16 2016-11-16 武汉芯泰科技有限公司 A kind of pipelined analog-digital converter

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN106130552A (en) * 2016-06-16 2016-11-16 武汉芯泰科技有限公司 A kind of pipelined analog-digital converter
CN106130552B (en) * 2016-06-16 2023-06-23 武汉芯泰科技有限公司 Pipelined analog-to-digital converter

Similar Documents

Publication Publication Date Title
CN102025373B (en) Digital background calibration circuit
CN106656099B (en) Digital phase shifter
US6538594B1 (en) Methods and circuits for compensating for finite common mode rejection in switched capacitor circuits
CN104518797B (en) A kind of dither circuit being used in high-precision adc
CN106230439B (en) A method of improving the pipeline-type gradually-appoximant analog-digital converter linearity
CN102594353A (en) Digital-to-analog converter and successive approximation storage converter
CN108809310B (en) Passive time-interleaved SAR ADC-based band-pass Delta-Sigma modulator
CN102751990A (en) Pipelined analog-to-digital converter capable of improving dynamic performance
Ritter et al. Design considerations for a 6 bit 20 GS/s SiGe BiCMOS flash ADC without track-and-hold
CN104092462A (en) Charge coupling production line analog-digital converter having digital background calibration function
CN108111169A (en) A kind of joint bearing calibration of the linear mismatches of four-way TIADC and non-linear mismatch
CN205754281U (en) A kind of pipelined analog-digital converter
CN105245231B (en) A kind of front stage exchange method of pipeline-type gradually-appoximant analog-digital converter
CN106209099A (en) Production line analog-digital converter dynamic compensating device based on true random number sequence
CN106130552A (en) A kind of pipelined analog-digital converter
Murshed et al. A 10-bit high speed pipelined ADC
Li et al. An 85mW 14-bit 150MS/s Pipelined ADC with a Merged First and Second MDAC
US11509320B2 (en) Signal converting apparatus and related method
Wei et al. Compensation of dynamic nonlinear mismatches in time-interleaved analog-to-digital converter
CN104113337A (en) Streamline analog-to-digital converter
CN106027055B (en) A kind of low-power consumption two-step Flash ADC
Wang et al. A novel 12-bit 0.6-mW two-step coarse-fine time-to-digital converter
CN207410328U (en) A kind of Pipeline SAR-ADC circuits
Lai et al. SAR ADC with a body effect reduction T/H circuit for wireless power transfer applications
CN207410329U (en) A kind of Pipeline SAR-ADC devices

Legal Events

Date Code Title Description
C14 Grant of patent or utility model
GR01 Patent grant