CN200941387Y - High voltage N-shaped metal oxide transistor - Google Patents
High voltage N-shaped metal oxide transistor Download PDFInfo
- Publication number
- CN200941387Y CN200941387Y CN 200620077466 CN200620077466U CN200941387Y CN 200941387 Y CN200941387 Y CN 200941387Y CN 200620077466 CN200620077466 CN 200620077466 CN 200620077466 U CN200620077466 U CN 200620077466U CN 200941387 Y CN200941387 Y CN 200941387Y
- Authority
- CN
- China
- Prior art keywords
- type
- shaped
- district
- drift region
- polysilicon
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Images
Abstract
A linear-doped high-voltaged N-shaped metal oxide transistor in an N-shaped placode of which a P-shaped well and an N-shaped drift-region are arranged; inside the P-shaped well a P-shaped contact hole and an N-shaped source are arranged an N-shaped leakage is arranged inside the N-shaped frift region; a gate oxide is arranged over the P-shaped well and the N-shaped drift region, on the top of which a polysilicon gate is arranged which is located on the top of the junction of the P-shaped well and the P-shaped drift region; on the top of the gate oxide and the polysilicon gate a field oxide is arranged ; in the P-shaped contact hole, the N-shaped source, the polysilicon gate and the N-shaped leakage aluminum lead wires are inarched; the polysilicon field polar plate which is arranged inside the field oxide is connected with the polysilicon gate; the N-shaped drift region comprises the first, the second, the third and the fourth regions which are arranged in order along the direction from the N-shaped source to the N-shaped leakage, the doping concentration of which, from big to small, being the forth region, the third region, the second region and the first region.
Description
Technical field
The utility model is a kind of MOS (metal-oxide-semiconductor) transistor, especially high-pressure N-type metal oxide semiconductor tube.
Background technology
The MOS type power device has advantages such as switching characteristic is good, power consumption is little, what is more important MOS type power device is easy to compatibility standard low pressure metal oxide semiconductor technology, reduce production cost of chip, therefore in the range of application of 10V-600V, the MOS type power device is widely used in the power integrated circuit, puncture voltage and conducting resistance are two most important parameters of high-voltage metal oxide semiconductor device, it also is a pair of paradox, puncture voltage improves, and conducting resistance will correspondingly increase.Recently, some new technologies or new construction occur and overcome above shortcoming, promptly when improving puncture voltage, do not increased conducting resistance, as many field plates structure, multidimensional grid structure, linear injection in drift region or the like.But the linear injection technique in the drift region that proposes is an one dimension at present, does not consider the influence of different oxidated layer thickness and field plate, and is therefore comprehensive not enough.
Summary of the invention
The utility model provide a kind of can improve withstand voltage, reduce conducting resistance, and the high-pressure N-type metal oxide semiconductor tube that injects with the compatible mutually drift region piecewise linearity of standard epitaxial metal oxide semiconductor technology.
The technical scheme that the utility model adopted is as follows:
A kind of high-pressure N-type metal oxide semiconductor tube of linear doping, comprise N type substrate, on N type substrate, be provided with P type trap and N type drift region, in P type trap, be provided with P type contact hole and N type source, being provided with the N type in N type drift region leaks, above P type trap and N type drift region, be provided with gate oxide, above being provided with above the gate oxide that polysilicon gate and polysilicon gate be positioned at that P type trap and N type drift region have a common boundary, above gate oxide and polysilicon gate, be provided with field oxide, on P type contact hole and N type source, be connected with aluminum lead, on polysilicon gate, be connected with aluminum lead, on leaking, the N type is connected with aluminum lead, in field oxide, be provided with the polysilicon field plate, this polysilicon field plate is connected with polysilicon gate, N type drift region by, second district, the 3rd district and the 4th district form, the direction that leak along N type source to the N type in these four districts is arranged in order, the border that above-mentioned first district starts from P type trap is the end of polysilicon gate finally, the end that second district starts from polysilicon gate is the end of polysilicon field plate finally, the end that is connected aluminum lead is leaked with the N type finally in the end that the 3rd district starts from the polysilicon field plate, the 4th district starts from the end that leaks the end N type leakage finally that is connected aluminum lead with the N type, the doping content in above-mentioned the 4th district is greater than the 3rd district, the doping content in the 3rd district is greater than second district, and the doping content in second district is greater than first district.
Compared with prior art, the utlity model has following advantage:
(1) the utility model has been introduced the drift region that piecewise linearity is mixed, this structure can reduce the peak value electric field at drift region, gate oxide below, polycrystalline grid field plate edge and drain terminal aluminium field plate edge, can improve puncture voltage greatly like this, puncture voltage can improve more than 30%; Because the drift region adopts piecewise linearity to mix, the drift region concentration of the concentration ratio routine of drift region will improve much like this, so conducting resistance can reduce greatly, approximately can reduce more than 40% simultaneously.
(2) because the drift region that the piecewise linearity that the utility model is introduced is mixed can be based on realizing on the standard body silicon low pressure metal oxide semiconductor processing line, can not increase any processing step, be easy to be integrated in the power integrated circuit, so the present invention has low cost of manufacture, but advantages such as industrialization.
Description of drawings
Fig. 1 is a structure cutaway view of the present utility model.
Fig. 2 is the linear schematic diagram that injects of drift region of the present utility model subregion.
Embodiment
With reference to Fig. 1, a kind of high-pressure N-type metal oxide semiconductor tube of linear doping, comprise N type substrate 1, on N type substrate 1, be provided with P type trap 2 and N type drift region 3, in P type trap 2, be provided with P type contact hole 6 and N type source 5, in N type drift region 3, be provided with the N type and leak 4, above P type trap 2 and N type drift region 3, be provided with gate oxide 7, above being provided with above the gate oxide 7 that polysilicon gate 8 and polysilicon gate 8 be positioned at that P type trap 2 and N type drift region 3 have a common boundary, above gate oxide 7 and polysilicon gate 8, be provided with field 10, on P type contact hole 6 and N type source 5, be connected with aluminum lead 11, on polysilicon gate 8, be connected with aluminum lead 12, in N type leakage 4, be connected with aluminum lead 13, in field oxide 10, be provided with polysilicon field plate 9, this polysilicon field plate 9 is connected with polysilicon gate 8, N type drift region 3 by, the second district N2, the 3rd district N3 and the 4th district N4 form, these four districts are arranged in order along the direction of N type source 5 to N types leakage 4, the border that the above-mentioned first district N1 starts from P type trap 2 is the end of polysilicon gate 8 finally, the end that the second district N2 starts from polysilicon gate 8 is the end of polysilicon field plate 9 finally, 4 ends that are connected aluminum lead 13 are leaked with the N type finally in the end that the 3rd district N3 starts from polysilicon field plate 9, the 4th district N4 starts from the end of the end N type leakage finally 4 that is connected aluminum lead 13 with N type leakage 4, the doping content of above-mentioned the 4th district N4 is greater than the 3rd district N3, the doping content of the 3rd district N3 is greater than the second district N2, and the doping content of the second district N2 is greater than the first district N1.
A kind of preparation method who is used to make above-mentioned high-pressure N-type metal oxide semiconductor tube prepares N type substrate earlier, and concentration is 1 * 10
15Cm
-3About, deposit N type substrate preparation N type drift region again, four linear injections in district are distinguished in its drift, on the reticle of first to fourth drift region, offer ascending injection window successively, after ion injected, through thermal diffusion, impurity formed piecewise linearity and distributes in the drift region, after this, prepare field oxide, gate oxide, polysilicon gate, P type trap, N type source, leakage and N type substrate contact hole and contact hole and metallic aluminium lead-in wire again.
With reference to Fig. 2, when N type substrate preparation N type drift region, four sections linear injections are distinguished in its drift, and each part is mixed according to following equation respectively.
N
3(x)=Mα
f3x L
2≤x≤L
3
Wherein
L
1, L
2, L
3And L
4Be respectively N1, N2, the right margin position in N3 and N4 zone.t
1s, t
2s, r
3sAnd t
4sBe respectively L
1, L
2, L
3And L
4The depletion width in zone.t
1Be the thickness of gate oxide, t
2And t
3Thickness for each self-corresponding oxygen layer under polycrystalline grid field plate and the drain terminal aluminium field plate.ε
OxAnd ε
SiBe respectively the relative dielectric constant of silicon dioxide and silicon.V
gBe the gate voltage of device, V
dBe the required puncture voltage of device.t
dBe the junction depth of N type drift region, N
d(x) be initial impurity concentration.
In prepared, can on the reticle of drift region, offer the injection window 14 (with reference to Fig. 2) of different sizes according to above public generation, the impurity dose that is injected into the surface, drift region like this is just different, and through after the thermal diffusion, impurity just can form piecewise linearity and distribute in the drift region.
Claims (1)
1, a kind of high-pressure N-type metal oxide semiconductor tube of linear doping, comprise N type substrate (1), on N type substrate (1), be provided with P type trap (2) and N type drift region (3), in P type trap (2), be provided with P type contact hole (6) and N type source (5), in N type drift region (3), be provided with the N type and leak (4), top in P type trap (2) and N type drift region (3) is provided with gate oxide (7), be provided with the top that polysilicon gate (8) and polysilicon gate (8) are positioned at P type trap (2) and boundary, N type drift region (3) in gate oxide (7) top, top at gate oxide (7) and polysilicon gate (8) is provided with field oxide (10), on P type contact hole (6) and N type source (5), be connected with aluminum lead (11), on polysilicon gate (8), be connected with aluminum lead (12), in N type leakage (4), be connected with aluminum lead (13), in field oxide (10), be provided with polysilicon field plate (9), this polysilicon field plate (9) is connected with polysilicon gate (8), it is characterized in that N type drift region (3) by, second district (N2), the 3rd district (N3) and the 4th district (N4) form, (4) are leaked in these four districts along N type source (5) to the N type direction is arranged in order, the border that above-mentioned first district (N1) starts from P type trap (2) is the end of polysilicon gate (8) finally, the end that second district (N2) starts from polysilicon gate (8) is the end of polysilicon field plate (9) finally, the end that (4) are connected aluminum lead (13) is leaked with the N type finally in the end that the 3rd district (N3) starts from polysilicon field plate (9), the 4th district (N4) starts from the N type leaks end that (4) is connected aluminum lead (13) end of N type leakage (4) finally, the doping content in above-mentioned the 4th district (N4) is greater than the 3rd district (N3), the doping content in the 3rd district (N3) is greater than second district (N2), and the doping content of second district (N2) is greater than first district (N1).
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN 200620077466 CN200941387Y (en) | 2006-08-14 | 2006-08-14 | High voltage N-shaped metal oxide transistor |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN 200620077466 CN200941387Y (en) | 2006-08-14 | 2006-08-14 | High voltage N-shaped metal oxide transistor |
Publications (1)
Publication Number | Publication Date |
---|---|
CN200941387Y true CN200941387Y (en) | 2007-08-29 |
Family
ID=38747562
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN 200620077466 Expired - Fee Related CN200941387Y (en) | 2006-08-14 | 2006-08-14 | High voltage N-shaped metal oxide transistor |
Country Status (1)
Country | Link |
---|---|
CN (1) | CN200941387Y (en) |
-
2006
- 2006-08-14 CN CN 200620077466 patent/CN200941387Y/en not_active Expired - Fee Related
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN101510561B (en) | Ultra-junction longitudinal bilateral diffusion metal oxide semiconductor tube | |
CN101299438B (en) | Semiconductor structure | |
CN104716177B (en) | A kind of manufacture method for the radio frequency LDMOS device for improving electric leakage | |
CN100485966C (en) | High-voltage P-type metal oxide transistor and producing method thereof | |
CN100470840C (en) | High voltage N-shape metal oxide semiconductor tube and its preparing method | |
CN103855208A (en) | High-voltage LDMOS integrated device | |
CN107799580A (en) | Diode, junction field effect transistor and semiconductor device | |
CN2938408Y (en) | High voltage P-type metal-oxide semiconductor | |
CN1779987A (en) | Integrated high-voltage P-type LDMOS transistor structure and production thereof | |
CN200941387Y (en) | High voltage N-shaped metal oxide transistor | |
CN104617143A (en) | P type transverse double-dispersion MOS pipe capable of reducing conduction resistance | |
CN102522338B (en) | Forming method of high-voltage super-junction metal oxide semiconductor field effect transistor (MOSFET) structure and P-shaped drift region | |
CN207217547U (en) | It is a kind of to improve pressure-resistant shield grid MOSFET terminal structures | |
CN106876450B (en) | Vertical field effect transistor with low gate-drain capacitance and manufacturing method thereof | |
CN103378140B (en) | A kind of igbt | |
CN2836241Y (en) | Integrated high-voltage P-type LDMOS transistor structure | |
CN1851929A (en) | Vertical two-diffusion metal doxide semi-conductor power device of resisting radiation and integrated | |
CN202633315U (en) | Insulated gate bipolar transistor | |
CN102376574B (en) | Manufacturing method of semiconductor device | |
CN103280455B (en) | Horizontal proliferation type low on-resistance MOS device | |
Lin et al. | Design, simulation, and fabrication of metal–oxide–semiconductor field-effect transistor (MOSFET) with new termination structure | |
CN102403354A (en) | CoolMOS device and manufacturing method for same | |
CN2743978Y (en) | Transverse high-voltage N type metal oxide semiconductor transistor with multi-potential field polar plate | |
CN206490067U (en) | The vertical fet of low gate leakage capacitance | |
CN204029815U (en) | Lateral symmetry DMOS pipe |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C14 | Grant of patent or utility model | ||
GR01 | Patent grant | ||
C17 | Cessation of patent right | ||
CF01 | Termination of patent right due to non-payment of annual fee |
Granted publication date: 20070829 Termination date: 20110814 |