CN1372314A - Wafer package assembling with film substrate - Google Patents
Wafer package assembling with film substrate Download PDFInfo
- Publication number
- CN1372314A CN1372314A CN 01104232 CN01104232A CN1372314A CN 1372314 A CN1372314 A CN 1372314A CN 01104232 CN01104232 CN 01104232 CN 01104232 A CN01104232 A CN 01104232A CN 1372314 A CN1372314 A CN 1372314A
- Authority
- CN
- China
- Prior art keywords
- wafer
- substrate
- package assembling
- film substrate
- conductor
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
- H01L2224/48228—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item the bond pad being disposed in a recess of the surface of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73203—Bump and layer connectors
- H01L2224/73204—Bump and layer connectors the bump connector being embedded into the layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
Landscapes
- Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
Abstract
To provide a method of effectively reducing the complete thickness after the packaging and good adhering and high efficient adhering operatino for the packaging of semiconductors, device, this invention contains a processed substrate, a chip adhered on the substrate and a conductive unit connected with the chip, in which the substrate is a wafer one. A concave I/O contact connected with the chip is set on it and the conduction unit is the metal pad connected with the chip with convex shape at the lower part of the concave I/O contact.
Description
The invention belongs to semiconductor package, particularly a kind of wafer package assembling of tool film substrate.
Semiconductor is through for many years development, and its manufacturing technology is constantly brought forth new ideas, the encapsulation procedure (Package) of a new generation with light, thin, short, little be that target develops.Not only must improve constantly semi-conductive integration for reaching aforementioned functional, dwindling the size of wafer size, and must cooperate the carrier that carries wafer possessed the high density pin apart from and ultra-thin characteristic, can realize real light, thin, short, little encapsulation module.
The known miniature thin-film encapsulation technology that is applied to is mainly MLP (Micro Leadframe Package) technology.As shown in Figure 1, it ties up to lead frame (Leadframe) 12 ' bottom and sticks heat resistant adhesive tape 11 ', on lead frame 12 ', stick together wafer (Die) 13 ', and the mode that engages (Wire Bonding) with plain conductor 14 ' is made electrical engagement with the lead 14 ' and the associative key of lead frame 12 ', the structure system use lead frame 12 ' of its bearing wafer.Because lead frame 12 ' lies in iron, utilize chemicals etching (Etching) on the thin plate of nickel alloy or copper alloy, the part of not wanting is eliminated and makes, the thickness of its lead frame 12 ' itself, limit all to some extent in every minimum widith and the gap between associative key and the associative key by the associative key that lead frame 12 ' cutting back forms, can't do as thin as a wafer, if add wafer 13 ' thickness that is layered on the lead frame 12 ' and the height of making the lead 14 ' of electrical engagement thereof, add the thickness of the encapsulating material (resin M olding Compound) 16 ' of all elements of last protection again, certainly will can't effectively reduce the thickness of overall package module, thus, even if it is as thin as a wafer minimum that this wafer can develop into, the significant drawback that can't effectively change lead frame 12 ' also is futile; As Fig. 2, shown in Figure 3, when cutting into single encapsulation particle 10 ' after pouring into encapsulating material 16 ', its bottom be the plane, and this is to this encapsulation particle 10 ' and printed circuit board (PCB) (PCB) when engaging, produce that the difficulty that engages reaches and soldering paste point follow property.
The purpose of this invention is to provide a kind of wafer package assembling that can reduce encapsulation back integral thickness effectively, bind the tool film substrate effective, that the bonding operating efficiency is high.
The present invention includes and carve substrate, the wafer of viscose on substrate of establishing processing and the electric-conductor that is electrically connected with wafer; Substrate is a film substrate, which is provided with the invaginated type I/O pin position that engages with wafer; Electric-conductor is to be positioned at the metal gasket that place, below, substrate invaginated type I/O pin position is convex shape and is electrically connected with wafer.
Wherein:
Substrate is the film substrate made from macromolecule membrane, and carves with the chemicals etching or with the mode of laser processing and to establish processing; Wafer system with the array viscose on substrate.
Substrate is the film substrate made from the polyimide film, and carves with the chemicals etching or with the mode of laser processing and to establish processing; Wafer system with the array viscose on substrate.
Wafer and be electrically connected for the lead that forms in the routing mode between the electric-conductor of metal gasket.
Wafer and for being electrically connected to cover the I/O projection that crystal type forms between the electric-conductor of metal gasket.
Substrate is provided with the sheet metal that is beneficial to the wafer heat radiation with respect to the back side of wafer position.
Carve substrate, the wafer of viscose on substrate of establishing processing and the electric-conductor that is electrically connected with wafer owing to the present invention includes; Substrate is a film substrate, which is provided with the invaginated type I/O pin position that engages with wafer; Electric-conductor is to be positioned at the metal gasket that place, below, substrate invaginated type I/O pin position is convex shape and is electrically connected with wafer.By as thin as a wafer film substrate and the recessed engagement legs position that engages with wafer thereon is set, can effectively reduce thickness of the present invention; Be the metal gasket electric-conductor by what protrude from substrate below, can be convenient to single encapsulation particle and the welding of the soldering paste contact contraposition on the pcb board after the present invention's cutting, but and direct operation, have preferable welding function, and a timeliness of raising process operations.Not only can reduce encapsulation back integral thickness effectively, and bind effective, bonding operating efficiency height, thereby reach purpose of the present invention.
Fig. 1, miniature thin-film encapsulated wafer structural representation cutaway view for commonly using.
Fig. 2, be the single encapsulation grain structure schematic sectional view of the miniature thin-film commonly used encapsulation.
Fig. 3, be the bottom portion of lead frame schematic diagram of the miniature thin-film encapsulated wafer commonly used.
Fig. 4, for structural representation cutaway view of the present invention (being electrically connected) with routing.
Fig. 5, combine schematic diagram (being electrically connected) with the printed circuit board (PCB) soldering paste with routing for cutting into single encapsulation particle with the present invention.
Fig. 6, be among Fig. 5 A to view.
Fig. 7, for the single encapsulation grain structure of the present invention schematic sectional view (with routing be electrically connected, substrate back is provided with the heat transmission sheet metal).
Fig. 8, be among Fig. 7 B to view.
Fig. 9, for structural representation cutaway view of the present invention (being electrically connected) to cover crystalline substance.
Figure 10, be structural representation cutaway view of the present invention (be electrically connected, substrate back be provided with the heat transmission sheet metal) to cover crystalline substance.
Below in conjunction with accompanying drawing the present invention is further elaborated.
As Fig. 4, Fig. 5, shown in Figure 6, the present invention adopts macromolecule membrane or PI (polyimide) layer to make wafer carrier (Carrier) or substrate (Substrate) 1, and the pin position 12 that will engage with wafer 2 makes invaginated type, lead 21 1 ends of joint wafer 2 are squeezed in the recessed pin position 12, the thickness when striving for that reducing macromolecule membrane or PI wafer carrier or substrate 1 engages with wafer 2.
Ultrathin film of the present invention encapsulation system earlier with macromolecule membrane or PI layer as macromolecule membrane wafer carrier or substrate or PI wafer carrier or substrate 1; with array bearing wafer 2; and with the chemicals etching or with the mode substrate processing 1 of laser processing; PI wafer carrier or substrate 1 can be made the utmost point and be close to film like; and in advance I/O pin position 12 is made invaginated type; wafer 2 is affixed on macromolecule membrane or PI wafer carrier or the substrate 1 with viscose 3; one end of the lead 21 that then forms with the technology of routing at electric connecting member sticks on wafer 2; the other end then squeeze in the recessed pin position 12 that macromolecule membrane or PI wafer carrier or substrate 1 reserve be convexly set in substrate 1 below on the electric-conductor 13 of metal gasket, continuously pour into encapsulating material 4 again and protect wafer 2 and lead 21.Last be cut into again contain wafer 2 single encapsulation particle 5 to form encapsulation unit.
As Fig. 7, shown in Figure 8, macromolecule membrane of the present invention or PI wafer carrier or substrate 1 keep sheet metal 14 with respect to pasting the wafer 2 positions back of the body, make it can effectively increase the heat radiation function of wafer 2.
As shown in Figure 9, macromolecule membrane of the present invention or PI wafer carrier or substrate 1a and wafer 2a are electrically connected and also can adopt advanced chip bonding mode.Its macromolecule membrane or PI wafer carrier or substrate 1a also reserve the recessed pin position 12a that engages with wafer 2a, after then wafer 2a being overturned, make in the pin position 12a of I/O projection 21a and macromolecule membrane or PI wafer carrier or substrate 1a on the wafer 2a be convexly set in substrate 1a below for the electric-conductor 13a of metal gasket engages, and engage anti-dispersive stress with the joint clearance filler 3a of macromolecule membrane or PI wafer carrier or substrate 1a to increase it at wafer 2a.
As shown in figure 10, macromolecule membrane of the present invention or PI wafer carrier or substrate 1a keep sheet metal 14a with respect to pasting the wafer 2a position back of the body, make it can effectively increase the heat radiation function of wafer 2a.
Because wafer carrier of the present invention or substrate 1 are to adopt macromolecule membrane or PI layer to make, so this macromolecule membrane or PI wafer carrier or substrate 1 can be machined to nearly film like as thin as a wafer, and the recessed engagement legs position 12 that engages with wafer lead 21 of making, also help to reduce the height after lead engages; If adopt the chip bonding technology, except that more reducing the thickness, also simultaneously can dwindle package area, make the super ultra-thin package assembling that relates to.
The electric-conductor 13 (13a) for electrode or metal gasket that the present invention is cut into single encapsulation particle bottom side is a convex shape, but direct operation in the time of so can being convenient to encapsulate the soldering paste contact contraposition welding on particle and the pcb board, have preferable welding function, and improve the timeliness of process operations.
Claims (7)
1, a kind of wafer package assembling of tool film substrate, it comprises carves substrate, the wafer of viscose on substrate of establishing processing and the electric-conductor that is electrically connected with wafer; It is characterized in that described substrate is a film substrate, which is provided with the invaginated type I/O pin position that engages with wafer; Electric-conductor is to be positioned at the metal gasket that place, below, substrate invaginated type I/O pin position is convex shape and is electrically connected with wafer.
2, the wafer package assembling of tool film substrate according to claim 1 is characterized in that the film substrate of described substrate for making with macromolecule membrane, and carves with the chemicals etching or with the mode of laser processing and to establish processing; Wafer system with the array viscose on substrate.
3, the wafer package assembling of tool film substrate according to claim 1 is characterized in that the film substrate of described substrate for making with the polyimide film, and carves with the chemicals etching or with the mode of laser processing and to establish processing; Wafer system with the array viscose on substrate.
4,, it is characterized in that described wafer and be electrically connected for the lead that forms in the routing mode between the electric-conductor of metal gasket according to the wafer package assembling of claim 2 or 3 described tool film substrates.
5,, it is characterized in that described wafer and for being electrically connected to cover the I/O projection that crystal type forms between the electric-conductor of metal gasket according to the wafer package assembling of claim 2 or 3 described tool film substrates.
6, the wafer package assembling of tool film substrate according to claim 4 is characterized in that described substrate is provided with the sheet metal that is beneficial to the wafer heat radiation with respect to the back side of wafer position.
7, the wafer package assembling of tool film substrate according to claim 5 is characterized in that described substrate is provided with the sheet metal that is beneficial to the wafer heat radiation with respect to the back side of wafer position.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CNB01104232XA CN1154179C (en) | 2001-02-26 | 2001-02-26 | Wafer package assembling with film substrate |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CNB01104232XA CN1154179C (en) | 2001-02-26 | 2001-02-26 | Wafer package assembling with film substrate |
Publications (2)
Publication Number | Publication Date |
---|---|
CN1372314A true CN1372314A (en) | 2002-10-02 |
CN1154179C CN1154179C (en) | 2004-06-16 |
Family
ID=4653775
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CNB01104232XA Expired - Fee Related CN1154179C (en) | 2001-02-26 | 2001-02-26 | Wafer package assembling with film substrate |
Country Status (1)
Country | Link |
---|---|
CN (1) | CN1154179C (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN114132022A (en) * | 2021-11-02 | 2022-03-04 | 河海大学 | Wedge-shaped lining plate for hard brittle high-modulus magnesium alloy and edge crack control rolling method and application thereof |
-
2001
- 2001-02-26 CN CNB01104232XA patent/CN1154179C/en not_active Expired - Fee Related
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN114132022A (en) * | 2021-11-02 | 2022-03-04 | 河海大学 | Wedge-shaped lining plate for hard brittle high-modulus magnesium alloy and edge crack control rolling method and application thereof |
CN114132022B (en) * | 2021-11-02 | 2022-08-16 | 河海大学 | Wedge-shaped lining plate for hard brittle high-modulus magnesium alloy and edge crack control rolling method and application thereof |
Also Published As
Publication number | Publication date |
---|---|
CN1154179C (en) | 2004-06-16 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN102789994B (en) | The wettable semiconductor device in side | |
US6291271B1 (en) | Method of making semiconductor chip package | |
CN101356633B (en) | Methods of packaging a semiconductor die and package formed by the methods | |
EP0962975B1 (en) | Power MOSFET package with directly connected leads | |
CN105185752B (en) | Semiconductor devices and its manufacturing method | |
KR20000005915A (en) | Semiconductor device and method of manufacturing same | |
JPH0864634A (en) | Semiconductor device and production thereof | |
JPH0394459A (en) | Semiconductor chip module and manufacture thereof | |
CN1387252A (en) | Semiconductor package with heat sink structure | |
JP5125975B2 (en) | Resin case manufacturing method | |
KR20010110154A (en) | Lead frame, semiconductor device and manufacturing the same, circuit substrate and electronic device | |
CN1149766A (en) | Resin sealed semiconductor device | |
WO2018018847A1 (en) | Intelligent power module and method for manufacturing same | |
CN1221216A (en) | Lead frame and method of plating lead frame | |
CN110416200B (en) | Power module packaging structure and manufacturing method | |
CN111933784A (en) | Ceramic packaging method of laser chip and ceramic packaging chip structure | |
CN1154179C (en) | Wafer package assembling with film substrate | |
CN102403236B (en) | The semiconductor device of chip exposed and production method thereof | |
CN202034361U (en) | Semiconductor packaging structure | |
WO2009117006A1 (en) | Apparatus and method for series connection of two die or chips in single electronics package | |
CN108807352B (en) | Novel L ED filament manufacturing method | |
CN113257688A (en) | Chip packaging method and chip packaging structure | |
CN102339762A (en) | Non-carrier semiconductor packaging part and manufacturing method thereof | |
CN205016516U (en) | Semiconductor device and electronic device | |
CN215266285U (en) | High heat dissipation single face plastic envelope structure based on lead frame |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
C06 | Publication | ||
PB01 | Publication | ||
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
C14 | Grant of patent or utility model | ||
GR01 | Patent grant | ||
C19 | Lapse of patent right due to non-payment of the annual fee | ||
CF01 | Termination of patent right due to non-payment of annual fee |