CN1252806C - Preparation method of gastight packaged cover plate for integrated curcuit - Google Patents
Preparation method of gastight packaged cover plate for integrated curcuit Download PDFInfo
- Publication number
- CN1252806C CN1252806C CNB2003101210102A CN200310121010A CN1252806C CN 1252806 C CN1252806 C CN 1252806C CN B2003101210102 A CNB2003101210102 A CN B2003101210102A CN 200310121010 A CN200310121010 A CN 200310121010A CN 1252806 C CN1252806 C CN 1252806C
- Authority
- CN
- China
- Prior art keywords
- alloy
- ausn
- integrated circuit
- gold
- cover plate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Landscapes
- Electroplating Methods And Accessories (AREA)
Abstract
The present invention relates to a preparation method of an airtight packaged cover plate for an integrated circuit, which comprises the steps: punching a fellable alloy into sheets, and gold-plating on the sheets; punching an AuSn20 alloy foil bands into frames or rings; placing the AuSn20 alloy frames with mutually corresponding shapes on the surface of the fellable alloy sheets; using a pulse spot welding method to achieve the fixed connection of the fellable alloy sheets and the AuSn20 alloy frames. The compound cover plate which is made by adopting the present invention can be used for integrated circuit package, and a package flow path is simplified. The present invention has the advantages short package period and good air tightness of the components of an integrated circuit. The present invention is favorable to the improvement of the appearance of products, and the increment of the qualified rate of the products.
Description
Technical field
The present invention relates to integrated circuit with level Hermetic Package composite decking preparation method, is the preparation method of the highly reliable integrated circuit of cover plate matrix with the level Hermetic Package cover plate with gold-plated kovar alloy particularly.
Background technology
In technique of integrated circuit packaging, extensively adopt soldering tech.Traditional soldering processes flow process is: gold-plated substrate manufacturing-solder sheet is towards frame or ring-gold-plated substrate orientation-scolder frame or loop mapping-soldering.In actual application, this technological process is loaded down with trivial details, and especially in industrial applications, its work efficiency is extremely low, and the rate of finished products of product is lower.Traditional integrated circuit encapsulation cover plate is gold-plated kovar alloy.During encapsulated integrated circuit, gold-plated kovar alloy cover plate is positioned to use SnAu afterwards on the integrated circuit encapsulation groove in advance
10, SnAgCu
0.5-3The solder brazing encapsulation.But SnAu
10, SnAgCu
0.5-3Solder and golden good wettability very easily cause scolder to climb lid, and etch partially plating gold layer causes the integrated circuit (IC) products air-tightness to descend bad order.Simultaneously, present and SnAu
10, SnAgCu
0.5-3Solder encapsulation coupling is used mostly is vacuum furnace or tube furnace.It is to cause encapsulation qualification rate is not high and product efficiency is low main cause that scolder climbs that lid, Gold plated Layer etch and location forbidden.In some highly reliable circuit package field, must adopt the AuSn of 280 ℃ of fusing points
20The cocrystallizing type solder carries out soldering.This solder has good wetability to gold-plated kovar alloy, and Gold plated Layer is not produced corrosion, can obtain high strength of joint and resistance to sudden heating.Domestic present employing AuSn
20The integrated circuit encapsulation flow process of cocrystallizing type solder is main substantially in a conventional manner, therefore, also exists the scolder outflow to climb the low problem of product efficiency that lid, the inaccurate poor air-tightness in location etc. cause.
Summary of the invention
The object of the invention provides a kind of integrated circuit with level Hermetic Package composite decking preparation method, adopts the integrated circuit of this method preparation to overcome the problem that integrated circuit brazing process cover plate location is inaccurate, the packaging technology air-tightness is hanged down the production inefficiency that causes with the level Hermetic Package composite decking.
The present invention adopts following technology to realize above-mentioned purpose.At first kovar alloy is washed into sheet material, gold-plated on this sheet material afterwards, again with AuSn
20The alloy foil strip punching out becomes frame or ring, the outer shape and the AuSn of gold-plated kovar alloy sheet material
20The outer shape correspondence of alloy frame or ring is with AuSn
20Alloy frame or ring are positioned on the gold-plated kovar alloy sheet surface, adopt impulsed spot welding local melting AuSn
20Alloy is to realize gold-plated kovar alloy sheet material and AuSn
20Alloy frame or ring fixedly connected, charging voltage is 70~80V between the electrode that impulsed spot welding is used, it is 2 newton that electrode presses power indirectly.
Gold-plated kovar alloy sheet material and AuSn
20Alloy frame or ring can all be rectangles, gold-plated kovar alloy sheet material and AuSn
20Between alloy frame or the ring at least two soldering tie points 1,1` are arranged; Also can be four 1,1`, 2,2`, and be distributed in four angles of gold-plated kovar alloy cover plate respectively.Preferred kovar alloy is mass ratio Fe
54Co
17Ni
29Be 4J29 alloy or Fe
58Ni
42It is the 4J42 alloy.
Adopt integrated circuit of the present invention with level Hermetic Package composite decking preparation method, realized combining of gold-plated kovar alloy cover plate and AuSn solder alloy frame, ring, formation cover plate periphery has the composite decking of solder frame or solder ring.Thereby in actual application, with traditional soldering processes flow process: gold-plated substrate manufacturing-solder sheet is towards frame or ring-gold-plated substrate orientation-scolder frame or loop mapping-soldering, be reduced to composite decking location-soldering, eliminate the inaccurate problem in encapsulation cover plate location, can realize the good airtight joint of integrated circuit (IC)-components and gold-plated kovar alloy.Therefore, adopt the composite decking of integrated circuit of the present invention with level Hermetic Package cover plate preparation method preparation, simplified integrated circuit encapsulation subsequent technique flow process effectively, shortened the encapsulation cycle, strengthened the air-tightness of integrated circuit (IC)-components, help to improve product appearance simultaneously, improve the qualification rate of product.
The drawing explanation
Fig. 1 is the integrated circuit level Hermetic Package composite decking structural representation that adopts the present invention's preparation.
Execution mode
Adopt punch press, mould to prepare rectangle kovar alloy substrate and AuSn
20The scolder frame.On the kovar alloy substrate, be coated with the gold layer of thickness 1.3 μ m.Gold-plated kovar alloy substrate is held on the DR-100-1 type reserve energy spot welding machine electrode AuSn
20Scolder frame outer edge is aimed at gold-plated kovar alloy substrate outer edge and is positioned on its surface.Adopt the power-on and power-off voltage across poles: 80V, upper/lower electrode press power indirectly: 2 newton, and respectively at the energising welding of four jiaos of places of rectangle kovar alloy substrate.
Resulting integrated circuit level Hermetic Package cover plate, with reference to Fig. 1, its structure comprises employing Fe
54Co
17Ni
29Be 4J29 alloy or Fe
58Ni
42Be the substrate 4 that kovar alloy that the 4J42 alloy is made is made, the surface perimeter of kovar alloy substrate 4 is connected with and adopts AuSn
20The frame 3 that the eutectic alloy solder is made.AuSn
20Outer, the plane peripheral shape of the outer edge shape of eutectic alloy solder frame 3 and kovar alloy substrate 4 adapts, i.e. AuSn
20Outer, the plane perimeter alignment of the outer edge of eutectic alloy solder frame 3 and kovar alloy substrate 4.AuSn
20Eutectic alloy solder frame 3 has edge, the part hollow that edge surrounds.AuSn
20The thickness of eutectic alloy solder frame 3 or height adapt with the integrated circuit (IC)-components clamping slot depth.The shape of kovar alloy substrate 4 can be the plane of circular, square or other Any shape.Under the special applications requirement situation, kovar alloy substrate 4 is positioned at AuSn
20The part that the edge of eutectic alloy solder frame 3 surrounds can be a curved surface.Kovar alloy substrate 4 and AuSn
20The connection of eutectic alloy solder frame 3 is positioned at AuSn by fusing
20The part after coagulation that four bights 1 of eutectic alloy solder frame, 1`, 2,2` contact with kovar alloy substrate 4 is realized.
Claims (4)
1. integrated circuit comprises kovar alloy is washed into sheet material with level Hermetic Package cover plate preparation method, and is gold-plated on described sheet material afterwards, with AuSn
20The alloy foil strip punching out becomes frame or ring, it is characterized in that the peripheral shape and the described AuSn of described gold-plated kovar alloy sheet material
20The outer shape correspondence of alloy frame or ring is placed with described AuSn on the described gold-plated kovar alloy sheet surface
20Alloy frame or ring, impulsed spot welding fusing AuSn
20Alloy is to realize described gold-plated kovar alloy sheet material and described AuSn
20Alloy frame or ring fixedly connected, charging voltage is 70~80V between the electrode that described impulsed spot welding is used, it is 2 newton that electrode presses power indirectly.
2. integrated circuit according to claim 1 is characterized in that described gold-plated kovar alloy sheet material and described AuSn with level Hermetic Package cover plate preparation method
20Alloy frame or ring are all rectangular, described gold-plated kovar alloy sheet material and described AuSn
20Between alloy frame or the ring at least two soldering tie points (1,1`) are arranged.
3. integrated circuit according to claim 2 is with level Hermetic Package cover plate preparation method, it is characterized in that described soldering tie point is four (1,1`, 2,2`), is distributed in four angles of described gold-plated kovar alloy sheet material respectively.
4. integrated circuit according to claim 3 is characterized in that with level Hermetic Package cover plate preparation method described kovar alloy is mass ratio Fe
54Co
17Ni
29Alloy or Fe
58Ni
42Alloy.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CNB2003101210102A CN1252806C (en) | 2003-12-31 | 2003-12-31 | Preparation method of gastight packaged cover plate for integrated curcuit |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CNB2003101210102A CN1252806C (en) | 2003-12-31 | 2003-12-31 | Preparation method of gastight packaged cover plate for integrated curcuit |
Publications (2)
Publication Number | Publication Date |
---|---|
CN1556544A CN1556544A (en) | 2004-12-22 |
CN1252806C true CN1252806C (en) | 2006-04-19 |
Family
ID=34338363
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CNB2003101210102A Expired - Fee Related CN1252806C (en) | 2003-12-31 | 2003-12-31 | Preparation method of gastight packaged cover plate for integrated curcuit |
Country Status (1)
Country | Link |
---|---|
CN (1) | CN1252806C (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN104952808A (en) * | 2015-06-12 | 2015-09-30 | 广州先艺电子科技有限公司 | Presetting gold-tin cover plate and manufacturing method thereof |
Families Citing this family (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN101745708B (en) * | 2008-12-06 | 2011-08-10 | 高文彬 | Tin ring welding process of receptacle |
CN102114584B (en) * | 2009-12-30 | 2014-08-06 | 北京有色金属与稀土应用研究所 | Preparation method for AuSn20 alloy brazing filler metal used for packaging integrated circuit and usage thereof |
CN101819076B (en) * | 2010-04-21 | 2011-07-27 | 中国电子科技集团公司第二十四研究所 | Sn/Au eutectic based chip partial vacuum packaging method of resonance type pressure sensor |
CN102169839B (en) * | 2010-12-01 | 2012-07-25 | 烟台睿创微纳技术有限公司 | Method for packaging preforming sheet by using Au-Sn solder |
CN102593077A (en) * | 2011-01-14 | 2012-07-18 | 美新半导体(无锡)有限公司 | Liquid crystal polymer (LCP) encapsulating structure and manufacturing method thereof |
CN103028804A (en) * | 2012-12-28 | 2013-04-10 | 汕尾市栢林电子封装材料有限公司 | Method for covering preformed soldering lug on chip sealing cover plate |
CN113708037A (en) * | 2021-07-16 | 2021-11-26 | 中国电子科技集团公司第二十九研究所 | 3mm subassembly airtight structure based on H face microstrip probe |
CN113707617A (en) * | 2021-08-26 | 2021-11-26 | 中国电子科技集团公司第五十八研究所 | High-reliability parallel seam welding alloy cover plate and preparation method thereof |
-
2003
- 2003-12-31 CN CNB2003101210102A patent/CN1252806C/en not_active Expired - Fee Related
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN104952808A (en) * | 2015-06-12 | 2015-09-30 | 广州先艺电子科技有限公司 | Presetting gold-tin cover plate and manufacturing method thereof |
Also Published As
Publication number | Publication date |
---|---|
CN1556544A (en) | 2004-12-22 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6777265B2 (en) | Partially patterned lead frames and methods of making and using the same in semiconductor packaging | |
KR100789348B1 (en) | Partially patterned lead frames and methods of making and using the same in semiconductor packaging | |
CN101373932B (en) | Miniature surface-pasted single-phase full wave bridge rectifier and manufacturing method thereof | |
CN1252806C (en) | Preparation method of gastight packaged cover plate for integrated curcuit | |
US9536812B2 (en) | Cavity package with pre-molded cavity leadframe | |
US5378657A (en) | Method for making an aluminum clad leadframe and a semiconductor device employing the same | |
CN103887219B (en) | Autoregistration pick-up head and for the method using autoregistration pick-up head manufacture device | |
CN202172064U (en) | Air tightness packaging cover plate precoated with solder layer | |
CN202142521U (en) | Combined type large-power semiconductor chip | |
CN104952808A (en) | Presetting gold-tin cover plate and manufacturing method thereof | |
CN108598254A (en) | Filter package method and encapsulating structure | |
CN102214642B (en) | Combined type high-power semiconductor chip | |
CN2674648Y (en) | Hermetic sealing composite cover plate for integrated circuit | |
CN109449125B (en) | Double-row structure internal insulation type plastic package semiconductor device and manufacturing method thereof | |
TWI424549B (en) | Diode package of which the lead wire is improved and method for fabricating the same | |
CN106783762A (en) | The diode encapsulating structure and manufacture method of a kind of vertical parallel way of dual chip | |
CN213257667U (en) | Pressure welding fixture for improving vacuum adsorption capacity of QFN (quad Flat No lead) packaging product | |
CN211321679U (en) | Press fit jig of digital silicon microphone | |
CN215815862U (en) | Power module internal connection copper sheet and power semiconductor module | |
CN215496699U (en) | SMD diode frame | |
JP2001345394A (en) | Sealing cap for electronic element packages | |
CN117059578A (en) | Hermetically-packaged alloy solder cover plate and preparation method thereof | |
CN202977381U (en) | Pressure welding clamp capable of preventing lead frame warping | |
CN206340524U (en) | Die head | |
CN104124215A (en) | Packaging structure and packaging technology capable of synchronously completing welding, bonding and sealing |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C06 | Publication | ||
PB01 | Publication | ||
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
C14 | Grant of patent or utility model | ||
GR01 | Patent grant | ||
C17 | Cessation of patent right | ||
CF01 | Termination of patent right due to non-payment of annual fee |
Granted publication date: 20060419 Termination date: 20131231 |