CN113720471B - Infrared detector pixel based on CMOS (complementary Metal oxide semiconductor) process and infrared detector - Google Patents
Infrared detector pixel based on CMOS (complementary Metal oxide semiconductor) process and infrared detector Download PDFInfo
- Publication number
- CN113720471B CN113720471B CN202110324091.4A CN202110324091A CN113720471B CN 113720471 B CN113720471 B CN 113720471B CN 202110324091 A CN202110324091 A CN 202110324091A CN 113720471 B CN113720471 B CN 113720471B
- Authority
- CN
- China
- Prior art keywords
- cmos
- layer
- infrared
- circuit system
- sensing structure
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
- 238000000034 method Methods 0.000 title claims abstract description 135
- 230000008569 process Effects 0.000 title claims abstract description 130
- 230000000295 complement effect Effects 0.000 title description 7
- 239000004065 semiconductor Substances 0.000 title description 7
- 229910044991 metal oxide Inorganic materials 0.000 title description 6
- 150000004706 metal oxides Chemical class 0.000 title description 6
- 238000002955 isolation Methods 0.000 claims abstract description 75
- 238000010521 absorption reaction Methods 0.000 claims abstract description 44
- 238000006243 chemical reaction Methods 0.000 claims abstract description 37
- 238000005259 measurement Methods 0.000 claims description 95
- 239000000463 material Substances 0.000 claims description 37
- 229910052751 metal Inorganic materials 0.000 claims description 33
- 239000002184 metal Substances 0.000 claims description 33
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 claims description 25
- 229910052732 germanium Inorganic materials 0.000 claims description 25
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 claims description 25
- 238000004519 manufacturing process Methods 0.000 claims description 24
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 18
- 229910052814 silicon oxide Inorganic materials 0.000 claims description 18
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 15
- 229910003481 amorphous carbon Inorganic materials 0.000 claims description 15
- 229910052710 silicon Inorganic materials 0.000 claims description 15
- 239000010703 silicon Substances 0.000 claims description 15
- 238000005530 etching Methods 0.000 claims description 14
- TWNQGVIAIRXVLR-UHFFFAOYSA-N oxo(oxoalumanyloxy)alumane Chemical compound O=[Al]O[Al]=O TWNQGVIAIRXVLR-UHFFFAOYSA-N 0.000 claims description 14
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 claims description 12
- 229910010271 silicon carbide Inorganic materials 0.000 claims description 12
- 229910000577 Silicon-germanium Inorganic materials 0.000 claims description 11
- 230000004888 barrier function Effects 0.000 claims description 11
- XPDWGBQVDMORPB-UHFFFAOYSA-N Fluoroform Chemical compound FC(F)F XPDWGBQVDMORPB-UHFFFAOYSA-N 0.000 claims description 8
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 6
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 6
- KRHYYFGTRYWZRS-UHFFFAOYSA-N Fluorane Chemical compound F KRHYYFGTRYWZRS-UHFFFAOYSA-N 0.000 claims description 4
- 229910000040 hydrogen fluoride Inorganic materials 0.000 claims description 4
- TXEYQDLBPFQVAA-UHFFFAOYSA-N tetrafluoromethane Chemical compound FC(F)(F)F TXEYQDLBPFQVAA-UHFFFAOYSA-N 0.000 claims description 4
- 230000000149 penetrating effect Effects 0.000 claims description 3
- 238000005498 polishing Methods 0.000 claims description 3
- 239000000126 substance Substances 0.000 claims description 3
- 238000005516 engineering process Methods 0.000 claims description 2
- 229910021417 amorphous silicon Inorganic materials 0.000 description 32
- 238000001514 detection method Methods 0.000 description 31
- 238000010586 diagram Methods 0.000 description 13
- 238000002161 passivation Methods 0.000 description 12
- 238000007789 sealing Methods 0.000 description 12
- 230000035945 sensitivity Effects 0.000 description 10
- 230000000694 effects Effects 0.000 description 9
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 8
- 230000009286 beneficial effect Effects 0.000 description 7
- 238000005260 corrosion Methods 0.000 description 7
- 230000007797 corrosion Effects 0.000 description 7
- 230000005855 radiation Effects 0.000 description 7
- VYZAMTAEIAYCRO-UHFFFAOYSA-N Chromium Chemical compound [Cr] VYZAMTAEIAYCRO-UHFFFAOYSA-N 0.000 description 6
- 229910052804 chromium Inorganic materials 0.000 description 6
- 239000011651 chromium Substances 0.000 description 6
- BASFCYQUMIYNBI-UHFFFAOYSA-N platinum Chemical compound [Pt] BASFCYQUMIYNBI-UHFFFAOYSA-N 0.000 description 6
- 239000004642 Polyimide Substances 0.000 description 5
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 5
- 229920001721 polyimide Polymers 0.000 description 5
- 238000002360 preparation method Methods 0.000 description 5
- 239000010936 titanium Substances 0.000 description 5
- 229910052719 titanium Inorganic materials 0.000 description 5
- 230000009471 action Effects 0.000 description 4
- 230000008859 change Effects 0.000 description 4
- 238000013461 design Methods 0.000 description 4
- 229910052759 nickel Inorganic materials 0.000 description 4
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 4
- 229910052721 tungsten Inorganic materials 0.000 description 4
- 239000010937 tungsten Substances 0.000 description 4
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 3
- KJTLSVCANCCWHF-UHFFFAOYSA-N Ruthenium Chemical compound [Ru] KJTLSVCANCCWHF-UHFFFAOYSA-N 0.000 description 3
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 description 3
- GWEVSGVZZGPLCZ-UHFFFAOYSA-N Titan oxide Chemical compound O=[Ti]=O GWEVSGVZZGPLCZ-UHFFFAOYSA-N 0.000 description 3
- XHCLAFWTIXFWPH-UHFFFAOYSA-N [O-2].[O-2].[O-2].[O-2].[O-2].[V+5].[V+5] Chemical compound [O-2].[O-2].[O-2].[O-2].[O-2].[V+5].[V+5] XHCLAFWTIXFWPH-UHFFFAOYSA-N 0.000 description 3
- MXOSECBTSFQUJS-UHFFFAOYSA-N [O-2].[Ti+4].[V+5] Chemical compound [O-2].[Ti+4].[V+5] MXOSECBTSFQUJS-UHFFFAOYSA-N 0.000 description 3
- 229910052782 aluminium Inorganic materials 0.000 description 3
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 3
- 229910017052 cobalt Inorganic materials 0.000 description 3
- 239000010941 cobalt Substances 0.000 description 3
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 description 3
- 229910052802 copper Inorganic materials 0.000 description 3
- 239000010949 copper Substances 0.000 description 3
- 229910052697 platinum Inorganic materials 0.000 description 3
- 229910052707 ruthenium Inorganic materials 0.000 description 3
- 229910052709 silver Inorganic materials 0.000 description 3
- 239000004332 silver Substances 0.000 description 3
- 239000000758 substrate Substances 0.000 description 3
- OGIDPMRJRNCKJF-UHFFFAOYSA-N titanium oxide Inorganic materials [Ti]=O OGIDPMRJRNCKJF-UHFFFAOYSA-N 0.000 description 3
- 229910001935 vanadium oxide Inorganic materials 0.000 description 3
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 description 2
- 230000003321 amplification Effects 0.000 description 2
- 238000005253 cladding Methods 0.000 description 2
- 230000007613 environmental effect Effects 0.000 description 2
- 230000006870 function Effects 0.000 description 2
- 238000010438 heat treatment Methods 0.000 description 2
- 239000007769 metal material Substances 0.000 description 2
- 238000003199 nucleic acid amplification method Methods 0.000 description 2
- 238000004886 process control Methods 0.000 description 2
- 238000012545 processing Methods 0.000 description 2
- MZLGASXMSKOWSE-UHFFFAOYSA-N tantalum nitride Chemical compound [Ta]#N MZLGASXMSKOWSE-UHFFFAOYSA-N 0.000 description 2
- 238000012546 transfer Methods 0.000 description 2
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 1
- 241000501667 Etroplus Species 0.000 description 1
- 229910001080 W alloy Inorganic materials 0.000 description 1
- 239000006096 absorbing agent Substances 0.000 description 1
- 238000004458 analytical method Methods 0.000 description 1
- 238000010923 batch production Methods 0.000 description 1
- 239000003610 charcoal Substances 0.000 description 1
- 239000003153 chemical reaction reagent Substances 0.000 description 1
- 239000003795 chemical substances by application Substances 0.000 description 1
- DYRBFMPPJATHRF-UHFFFAOYSA-N chromium silicon Chemical compound [Si].[Cr] DYRBFMPPJATHRF-UHFFFAOYSA-N 0.000 description 1
- 239000011248 coating agent Substances 0.000 description 1
- 238000000576 coating method Methods 0.000 description 1
- 238000005520 cutting process Methods 0.000 description 1
- 239000003989 dielectric material Substances 0.000 description 1
- 238000011049 filling Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000012544 monitoring process Methods 0.000 description 1
- 229910000623 nickel–chromium alloy Inorganic materials 0.000 description 1
- 229910052755 nonmetal Inorganic materials 0.000 description 1
- 230000003647 oxidation Effects 0.000 description 1
- 238000007254 oxidation reaction Methods 0.000 description 1
- 230000004044 response Effects 0.000 description 1
- 229910021484 silicon-nickel alloy Inorganic materials 0.000 description 1
- 239000007787 solid Substances 0.000 description 1
- 230000001360 synchronised effect Effects 0.000 description 1
- 229910052715 tantalum Inorganic materials 0.000 description 1
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 description 1
- MAKDTFFYCIMFQP-UHFFFAOYSA-N titanium tungsten Chemical compound [Ti].[W] MAKDTFFYCIMFQP-UHFFFAOYSA-N 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01J—MEASUREMENT OF INTENSITY, VELOCITY, SPECTRAL CONTENT, POLARISATION, PHASE OR PULSE CHARACTERISTICS OF INFRARED, VISIBLE OR ULTRAVIOLET LIGHT; COLORIMETRY; RADIATION PYROMETRY
- G01J5/00—Radiation pyrometry, e.g. infrared or optical thermometry
- G01J5/10—Radiation pyrometry, e.g. infrared or optical thermometry using electric radiation detectors
- G01J5/20—Radiation pyrometry, e.g. infrared or optical thermometry using electric radiation detectors using resistors, thermistors or semiconductors sensitive to radiation, e.g. photoconductive devices
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01J—MEASUREMENT OF INTENSITY, VELOCITY, SPECTRAL CONTENT, POLARISATION, PHASE OR PULSE CHARACTERISTICS OF INFRARED, VISIBLE OR ULTRAVIOLET LIGHT; COLORIMETRY; RADIATION PYROMETRY
- G01J5/00—Radiation pyrometry, e.g. infrared or optical thermometry
- G01J5/02—Constructional details
- G01J5/0205—Mechanical elements; Supports for optical elements
Landscapes
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Spectroscopy & Molecular Physics (AREA)
- Photometry And Measurement Of Optical Pulse Characteristics (AREA)
Abstract
The present disclosure relates to an infrared detector pixel and an infrared detector based on a CMOS process, including: the CMOS infrared sensing device comprises a CMOS measuring circuit system and a CMOS infrared sensing structure positioned on the CMOS measuring circuit system, wherein at least one closed release isolation layer is arranged above the CMOS measuring circuit system and positioned in the CMOS infrared sensing structure; the infrared conversion structure comprises an absorption plate and a plurality of beam structures, wherein at least part of the absorption plate is in an orthographic projection area, a closed release isolation layer positioned in the CMOS infrared sensor structure is etched, at least one closed release isolation layer is positioned on an interface between the CMOS measuring circuit system and the CMOS infrared sensing structure, the problems of low performance, low pixel scale, low yield and the like of the traditional MEMS process infrared detector are solved, and the closed release isolation layer positioned in the CMOS infrared sensing structure reduces the release difficulty of a sacrificial layer.
Description
Technical Field
The disclosure relates to the technical field of infrared detection, in particular to an infrared detector pixel and an infrared detector based on a CMOS (complementary metal oxide semiconductor) process.
Background
The fields of monitoring markets, vehicle and auxiliary markets, home markets, intelligent manufacturing markets, mobile phone applications and the like have strong demands on uncooled high-performance chips, certain requirements are provided for the performance of the chips, the performance consistency and the product price, the potential demands of more than one hundred million chips are predicted every year, and the current process scheme and architecture cannot meet the market demands.
At present, an infrared detector adopts a mode of combining a measuring circuit and an infrared sensing structure, the measuring circuit is prepared by adopting a Complementary Metal-Oxide-Semiconductor (CMOS) process, and the infrared sensing structure is prepared by adopting a Micro-Electro-Mechanical System (MEMS) process, so that the following problems are caused:
(1) The infrared sensing structure is prepared by adopting an MEMS (micro-electromechanical systems) process, polyimide is used as a sacrificial layer, and the infrared sensing structure is incompatible with a CMOS (complementary metal oxide semiconductor) process.
(2) Polyimide is used as a sacrificial layer, so that the problem that the vacuum degree of a detector chip is influenced due to incomplete release exists, the growth temperature of a subsequent film is limited, and the selection of materials is not facilitated.
(3) Polyimide can cause the height of the resonant cavity to be inconsistent, and the working dominant wavelength is difficult to ensure.
(4) The control of the MEMS process is far worse than that of the CMOS process, and the performance consistency and the detection performance of the chip are restricted.
(5) MEMS has low productivity, low yield and high cost, and can not realize large-scale batch production.
(6) The existing process capability of the MEMS is not enough to support the preparation of a detector with higher performance, and the MEMS has smaller line width and thinner film thickness, thereby being not beneficial to realizing the miniaturization of a chip.
In addition, the resonant cavity in the existing infrared detector is high, and the release difficulty of the sacrificial layer is increased.
Disclosure of Invention
In order to solve the technical problems or at least partially solve the technical problems, the present disclosure provides an infrared detector pixel and an infrared detector based on a CMOS process, which solve the problems of low performance, low pixel scale, low yield and the like of the conventional MEMS process infrared detector, and a release difficulty of a sacrificial layer is reduced by a hermetic release isolation layer in a CMOS infrared sensing structure.
In a first aspect, an embodiment of the present disclosure provides an infrared detector pixel, including:
the CMOS infrared sensing structure comprises a CMOS measuring circuit system and a CMOS infrared sensing structure, wherein the CMOS measuring circuit system and the CMOS infrared sensing structure are both prepared by using a CMOS process, and the CMOS infrared sensing structure is directly prepared on the CMOS measuring circuit system;
the CMOS measurement circuit system comprises at least one layer of closed release isolation layer above the CMOS measurement circuit system, wherein the closed release isolation layer is used for protecting the CMOS measurement circuit system from being influenced by a process in the etching process of manufacturing the CMOS infrared sensing structure, and the at least one layer of closed release isolation layer is positioned in the CMOS infrared sensing structure;
the CMOS manufacturing process of the CMOS infrared sensing structure comprises a metal interconnection process, a through hole process and an RDL (remote data link) process, wherein the CMOS infrared sensing structure comprises at least two metal interconnection layers, at least two dielectric layers and a plurality of interconnection through holes;
the CMOS infrared sensing structure comprises a reflecting layer, an infrared conversion structure and a plurality of columnar structures, wherein the reflecting layer, the infrared conversion structure and the plurality of columnar structures are positioned on the CMOS measuring circuit system, the columnar structures are positioned between the reflecting layer and the infrared conversion structure, the reflecting layer comprises a reflecting plate and a supporting base, and the infrared conversion structure is electrically connected with the CMOS measuring circuit system through the columnar structures and the supporting base;
the infrared conversion structure comprises an absorption plate and a plurality of beam structures, the absorption plate is used for converting infrared signals into electric signals and is electrically connected with the corresponding columnar structures through the corresponding beam structures, and at least part of the airtight release isolation layer in the CMOS infrared sensing structure is etched in the orthographic projection area of the absorption plate;
the support base is electrically connected with the CMOS measuring circuit system through a through hole penetrating through the closed release isolation layer between the CMOS measuring circuit system and the CMOS infrared sensing structure.
Optionally, the material of the hermetic release isolation layer in the CMOS infrared sensing structure includes at least one of silicon, germanium, silicon germanium, amorphous silicon, amorphous germanium, amorphous silicon germanium, amorphous carbon, silicon carbide, aluminum oxide, and silicon nitride, and the thickness of the hermetic release isolation layer in the CMOS infrared sensing structure is greater than or equal to 100A and less than or equal to 2000A.
Optionally, the method further includes:
and the third dielectric layer is positioned on the closed release isolation layer in the CMOS infrared sensing structure, and covers the closed release isolation layer in the CMOS infrared sensing structure and the reflecting plate arranged corresponding to the etching area of the closed release isolation layer.
Optionally, the material forming the third dielectric layer includes at least one of silicon, germanium, silicon germanium, amorphous silicon, amorphous germanium, amorphous silicon germanium, amorphous carbon, silicon carbide, or aluminum oxide.
Optionally, the method further includes:
and the fourth dielectric layer comprises a patterned dielectric structure, the reflecting plate and the supporting base are positioned on the same layer, and the surface of the fourth dielectric layer, which is far away from the CMOS measuring circuit system, is flush with the surface of the reflecting layer, which is far away from the CMOS measuring circuit system, by adopting a CMP (chemical mechanical polishing) process.
Optionally, the columnar structures include a plurality of independent columnar structures, the independent columnar structures are located on different layers, and the independent columnar structures are arranged corresponding to one or more layers of the hermetic release isolation layer in the CMOS infrared sensing structure.
Optionally, a material forming a sacrificial layer located between the reflective layer and the infrared conversion structure includes silicon oxide, the sacrificial layer is used for enabling the CMOS infrared sensing structure to form a hollow structure, the sacrificial layer is etched by using a post-CMOS process, and the sacrificial layer is etched by using at least one of gas-phase hydrogen fluoride, carbon tetrafluoride and trifluoromethane in the post-CMOS process.
In a second aspect, an embodiment of the present disclosure provides an infrared detector, which includes a plurality of infrared detection pixels according to any one of the first aspect.
Optionally, at least part of the reflective plates of the adjacent infrared detector pixels are in contact with each other.
Compared with the prior art, the technical scheme provided by the embodiment of the disclosure has the following advantages:
(1) The CMOS measurement circuit system and the CMOS infrared sensing structure are integrally prepared on the CMOS production line by utilizing the CMOS process, compared with the MEMS process, the CMOS does not have the process compatibility problem, the technical difficulty of the MEMS process is solved, the transportation cost can be reduced by adopting the CMOS process production line process to prepare the infrared detector, and the risk caused by the transportation problem and the like is reduced; the infrared detector takes silicon oxide as a sacrificial layer, the silicon oxide is completely compatible with a CMOS (complementary metal oxide semiconductor) process, the preparation process is simple and easy to control, the CMOS process does not have the problem that the polyimide of the sacrificial layer is not released cleanly to influence the vacuum degree of a detector chip, the subsequent film growth temperature is not limited by the material of the sacrificial layer, the multilayer process design of the sacrificial layer can be realized, the process is not limited, the planarization can be easily realized by using the sacrificial layer, and the process difficulty and the possible risks are reduced; the infrared detector prepared by the integrated CMOS process can realize the aims of high yield, low cost, high yield and large-scale integrated production of chips, and provides a wider application market for the infrared detector; the infrared detector based on the CMOS process can realize smaller size and thinner film thickness of a characteristic structure, so that the infrared detector has larger duty ratio, lower thermal conductivity and smaller thermal capacity, and the infrared detector has higher detection sensitivity, longer detection distance and better detection performance; the infrared detector based on the CMOS process can make the pixel size of the detector smaller, realize smaller chip area under the same array pixel, and is more beneficial to realizing the miniaturization of a chip; the infrared detector based on the CMOS process has mature process production line and higher process control precision, can better meet the design requirement, has better product consistency, is more beneficial to the adjustment performance of a circuit chip and is more beneficial to industrialized mass production;
(2) The CMOS measurement circuit system top includes at least one deck airtight release insulating layer, airtight release insulating layer is arranged in the etching process of preparation CMOS infrared sensing structure, protection CMOS measurement circuit system does not receive the technology influence, at least one deck airtight release insulating layer is arranged in CMOS infrared sensing structure, airtight release insulating layer can be located the top of the metal interconnection layer of reflector layer for example, airtight release insulating layer cladding columnar structure, through setting up airtight release insulating layer cladding columnar structure, on the one hand can utilize airtight release insulating layer as the support of columnar structure department, columnar structure's stability has been improved, guarantee the electric connection of columnar structure and infrared conversion structure and support base. On the other hand, the airtight release insulating layer coating the columnar structure can reduce the contact between the columnar structure and the external environment, reduce the contact resistance between the columnar structure and the external environment, further reduce the noise of the infrared detector pixel, and improve the detection sensitivity of the infrared detection sensor. In addition, the resonant cavity of the infrared detector is realized by the vacuum cavity after releasing the silicon oxide sacrificial layer, and the sacrificial layer is positioned between the reflecting layer and the infrared conversion structure and is in contact with the reflecting layer and the infrared conversion structure. When at least one layer of closed release isolation layer positioned on the reflection layer is arranged as one part of the resonant cavity, the height of the resonant cavity can be reduced by the closed release isolation layer arranged at the moment, so that the thickness of the sacrificial layer is reduced, and the release difficulty of the sacrificial layer formed by silicon oxide in the resonant cavity is reduced. In addition, a closed release isolation layer and the columnar structure are arranged to form a closed structure, the CMOS measurement circuit system is completely separated from the sacrificial layer, and the CMOS measurement circuit system is protected. The closed release isolation layer in the orthographic projection area provided with at least part of the absorption plate is etched, so that the reflection effect of the resonant cavity reflection plate is ensured, and the detection sensitivity of the CMOS infrared sensing structure is improved.
(3) And after the closed release isolation layer is prepared and formed, a through hole is formed in the area of the closed release isolation layer corresponding to the support base by adopting an etching process, and the support base is electrically connected with the CMOS measuring circuit system through the through hole. In addition, a closed release isolation layer and a support base are arranged to form a closed structure, the CMOS measurement circuit system is completely separated from the sacrificial layer, and the CMOS measurement circuit system is protected.
Drawings
The accompanying drawings, which are incorporated in and constitute a part of this specification, illustrate embodiments consistent with the present disclosure and together with the description, serve to explain the principles of the disclosure.
In order to more clearly illustrate the embodiments or technical solutions in the prior art of the present disclosure, the drawings used in the description of the embodiments or prior art will be briefly described below, and it is obvious for those skilled in the art that other drawings can be obtained according to the drawings without inventive exercise.
Fig. 1 is a schematic perspective view of an infrared detector pixel provided in an embodiment of the present invention;
fig. 2 is a schematic top view of the infrared detector pixel provided in fig. 1;
FIG. 3 is a schematic cross-sectional view AA' of the pixel of the infrared detector provided in FIG. 1;
FIG. 4 is a schematic cross-sectional structure diagram of another infrared detector pixel provided by an embodiment of the invention;
fig. 5 is a schematic cross-sectional structure diagram of a pixel of another infrared detector provided in an embodiment of the present invention;
fig. 6 is a schematic cross-sectional structure diagram of a pixel of another infrared detector provided in an embodiment of the present invention;
FIG. 7 is a schematic cross-sectional view of an infrared detector pixel provided in an embodiment of the present invention;
fig. 8 is a schematic cross-sectional structure diagram of a pixel of another infrared detector provided by an embodiment of the present invention;
FIG. 9 is a schematic diagram of a CMOS measurement circuitry according to an embodiment of the present invention;
FIG. 10 is a schematic cross-sectional view of an infrared detector pixel provided in an embodiment of the invention;
fig. 11 is a schematic perspective view of an infrared detector provided in an embodiment of the present disclosure;
FIG. 12 is a schematic perspective view of another infrared detector provided by an embodiment of the present invention;
fig. 13 is a schematic perspective view of an infrared detector according to the prior art.
Detailed Description
In order that the above objects, features and advantages of the present disclosure may be more clearly understood, aspects of the present disclosure will be further described below. It should be noted that, in the case of no conflict, the embodiments and features in the embodiments of the present disclosure may be combined with each other.
In the following description, numerous specific details are set forth in order to provide a thorough understanding of the present disclosure, but the present disclosure may be practiced in other ways than those described herein; it is to be understood that the embodiments disclosed in the specification are only a few embodiments of the present disclosure, and not all embodiments.
Fig. 1 is a schematic perspective structure diagram of an infrared detector pixel provided by an embodiment of the present invention, fig. 2 is a schematic top structure diagram of the infrared detector pixel provided in fig. 1, fig. 3 is a schematic cross-sectional structure diagram of the infrared detector pixel provided in fig. 1 along AA', and with reference to fig. 1, fig. 2 and fig. 3, an infrared detector pixel 01 includes: the CMOS measurement circuit system 100 and the CMOS infrared sensing structure 200 positioned on the CMOS measurement circuit system 100, and the CMOS measurement circuit system 100 and the CMOS infrared sensing structure 200 are both prepared by adopting a CMOS process, and the CMOS infrared sensing structure 200 is directly prepared on the CMOS measurement circuit system 100. The CMOS measurement circuit system 100 includes at least one layer of hermetic release isolation layer 40 above, the hermetic release isolation layer 40 is used for protecting the CMOS measurement circuit system 100 from process influence during an etching process for manufacturing the CMOS infrared sensing structure 200, and the at least one layer of hermetic release isolation layer 40 is located in the CMOS infrared sensing structure 200. The CMOS fabrication process of the CMOS infrared sensing structure 200 includes a metal interconnection process, a via process, and an RDL process, and the CMOS infrared sensing structure 200 includes at least two metal interconnection layers, at least two dielectric layers, and a plurality of interconnection vias. The CMOS infrared sensing structure 200 includes a reflection layer 10, an infrared conversion structure 20 and a plurality of columnar structures 30 located on a CMOS measurement circuit system, the columnar structures 30 are located between the reflection layer 10 and the infrared conversion structure 20, the reflection layer 10 includes a reflection plate 11 and a supporting base 12, the infrared conversion structure 20 is electrically connected with the CMOS measurement circuit system 100 through the columnar structures 30 and the supporting base 12, the CMOS infrared sensing structure 200 further includes at least one sealing release isolation layer 40 (not shown in fig. 1) located on the reflection layer 10, and the sealing release isolation layer 40 covers the columnar structures 30. The infrared conversion structure 20 includes an absorption plate 21 and a plurality of beam structures 22, the absorption plate 21 is used for converting an infrared signal into an electrical signal and is electrically connected with the corresponding columnar structure 30 through the corresponding beam structure 22, and at least a part of the hermetic release barrier layer 40 in the CMOS infrared sensor structure is etched away in the orthographic projection area of the absorption plate 21. At least one hermetic release barrier 40 is located at the interface between the CMOS measurement circuitry 100 and the CMOS infrared sensing structure 200, and the support base 12 is electrically connected to the CMOS measurement circuitry 100 through a through hole that penetrates the hermetic release barrier 40 located between the CMOS measurement circuitry 100 and the CMOS infrared sensing structure 200.
Specifically, the CMOS infrared sensing structure 200 is configured to convert an external infrared signal into an electrical signal and transmit the electrical signal to the CMOS measurement circuit system 100, and the CMOS measurement circuit system 100 reflects temperature information of the corresponding infrared signal according to the received electrical signal, thereby implementing a temperature detection function of the infrared detector. The CMOS measurement circuit system 100 and the CMOS infrared sensing structure 200 are both prepared by using a CMOS process, and the CMOS infrared sensing structure 200 is directly prepared on the CMOS measurement circuit system 100, namely, the CMOS measurement circuit system 100 is prepared by using the CMOS process, and then the CMOS infrared sensing structure 200 is continuously prepared by using the CMOS process by using parameters of a CMOS production line and various processes compatible with the production line.
Therefore, the CMOS measurement circuit system 100 and the CMOS infrared sensing structure 200 are integrally prepared on the CMOS production line by utilizing the CMOS process, compared with the MEMS process, the CMOS process does not have the process compatibility problem, the technical difficulty faced by the MEMS process is solved, the transportation cost can be reduced by adopting the CMOS production line process to prepare the infrared detector, and the risk caused by the transportation problem and the like is reduced; the infrared detector takes silicon oxide as a sacrificial layer, the silicon oxide is completely compatible with a CMOS (complementary metal oxide semiconductor) process, the preparation process is simple and easy to control, the CMOS process does not have the problem that the vacuum degree of a detector chip is influenced due to incomplete release of polyimide of the sacrificial layer, the subsequent film growth temperature is not limited by a sacrificial layer material, the multilayer process design of the sacrificial layer can be realized, the process is not limited by the process, the planarization can be easily realized by using the sacrificial layer, and the process difficulty and possible risks are reduced; the infrared detector prepared by the integrated CMOS process can realize the aims of high yield, low cost, high yield and large-scale integrated production of chips, and provides a wider application market for the infrared detector; the infrared detector based on the CMOS process can realize smaller size and thinner film thickness of a characteristic structure, so that the infrared detector has larger duty ratio, lower thermal conductivity and smaller thermal capacity, and the infrared detector has higher detection sensitivity, longer detection distance and better detection performance; the infrared detector based on the CMOS process can make the pixel size of the detector smaller, realize smaller chip area under the same array pixel, and is more beneficial to realizing the miniaturization of a chip; the infrared detector based on the CMOS process has the advantages of mature process production line, higher process control precision, better meeting design requirements, better product consistency, more contribution to circuit chip adjustment performance and more contribution to industrialized mass production.
Referring to fig. 1, 2 and 3, the CMOS infrared sensing structure 200 includes a reflective layer 10, an infrared conversion structure 20 and a plurality of columnar structures 30 on the CMOS measurement circuit system 100, the reflective layer 10 is used for reflecting infrared rays to an absorption plate in a detector pixel and matching a resonant cavity to realize secondary absorption of infrared rays, the plurality of columnar structures 30 are used for supporting the infrared conversion structure 20 in the detector pixel, the infrared conversion structure 20 detects infrared radiation signals and converts the detected infrared radiation signals into electrical signals, the electrical signals formed by conversion are transmitted to the CMOS measurement circuit system 100 through the columnar structures 30, and the CMOS measurement circuit system 100 processes and outputs the electrical signals.
Specifically, the pillar structure 30 is located between the reflective layer 10 and the infrared conversion structure 20, and is configured to support the infrared conversion structure 20 after a sacrificial layer on the CMOS measurement circuit system 100 is released, the sacrificial layer is located between the reflective layer 10 and the infrared conversion structure 20, the pillar structure 30 is a metal structure, an electrical signal converted by an infrared signal of the infrared conversion structure 20 is transmitted to the CMOS measurement circuit system 100 through the corresponding pillar structure 30 and the corresponding support base 12, the CMOS measurement circuit system 100 processes the electrical signal to reflect temperature information, and non-contact infrared temperature detection of the infrared detector is achieved. The CMOS infrared sensing structure 200 outputs positive electrical signals and ground electrical signals through different electrode structures, and the positive electrical signals and the ground electrical signals are transmitted to the supporting base 12 electrically connected to the pillar structures 30 through different pillar structures 30, and fig. 1 and 2 schematically show that along a direction parallel to the CMOS measuring circuit system 100, the CMOS infrared sensing structure 200 includes two pillar structures 30, one of the pillar structures 30 may be configured to transmit positive electrical signals, the other pillar structure 30 may be configured to transmit ground electrical signals, or the CMOS infrared sensing structure 200 may include four pillar structures 30, and two of the pillar structures are configured to transmit positive electrical signals and ground electrical signals, respectively. In addition, the reflective layer 10 includes a reflective plate 11 and a supporting base 12, a portion of the reflective layer 10 is used as a dielectric for electrically connecting the columnar structure 30 and the CMOS measurement circuit system 100, that is, the supporting base 12, and the reflective plate 11 is used for reflecting the infrared rays to the infrared conversion structure 20, and the secondary absorption of the infrared rays is realized by matching with a resonant cavity formed between the reflective layer 10 and the infrared conversion structure 20, so as to improve the infrared absorption rate of the infrared detector and optimize the infrared detection performance of the infrared detector.
In the reflective layer 10, the material of the reflective plate 11 may be at least one of aluminum, copper, tungsten, titanium, nickel, chromium, platinum, silver, ruthenium, or cobalt, the material of the reflective plate 11 is not particularly limited in the embodiment of the present invention, and the thickness of the reflective layer 10 is 1000A to 10000A.
Referring to fig. 3, at least one sealing release isolation layer 40 is included above the CMOS measurement circuit system 100, the sealing release isolation layer 40 is used for protecting the CMOS measurement circuit system 100 from process influence during an etching process for manufacturing the CMOS infrared sensing structure 200, the at least one sealing release isolation layer 40 is located in the CMOS infrared sensing structure 200, fig. 3 exemplarily sets the sealing release isolation layer 400 located in the CMOS infrared sensing structure 200, the sealing release isolation layer 40 may be located above a metal interconnection layer of the reflection layer 10, for example, the sealing release isolation layer 40 covers the columnar structure 30, and by setting the sealing release isolation layer 40 to cover the columnar structure 30, on one hand, the sealing release isolation layer 40 may be used as a support at the columnar structure 30, so as to improve stability of the columnar structure 30, and ensure electrical connection between the columnar structure 30 and the infrared conversion structure 20 as well as the support base 12. On the other hand, the airtight release insulating layer 40 covering the columnar structure 30 can reduce the contact between the columnar structure 30 and the external environment, reduce the contact resistance between the columnar structure 30 and the external environment, further reduce the noise of the infrared detector pixel, and improve the detection sensitivity of the infrared detection sensor. In addition, the resonant cavity of the infrared detector is realized by releasing the vacuum cavity after the silicon oxide sacrifice layer is arranged between the reflecting layer and the infrared conversion structure and is in contact with the reflecting layer and the infrared conversion structure. When at least one layer of the closed release isolation layer 40 on the reflection layer 10 is arranged as a part of the resonant cavity, the height of the resonant cavity can be reduced by the closed release isolation layer 40, so that the thickness of the sacrificial layer is reduced, and the release difficulty of the sacrificial layer made of silicon oxide in the resonant cavity is reduced. In addition, the hermetic release isolation layer 40 and the columnar structure 30 are arranged to form a hermetic structure, so as to completely separate the CMOS measurement circuit system 100 from the sacrificial layer, thereby protecting the CMOS measurement circuit system 100.
The CMOS manufacturing process of the CMOS infrared sensing structure 200 comprises a metal interconnection process, a through hole process and an RDL (remote description language) process, wherein the CMOS infrared sensing structure 200 comprises at least two metal interconnection layers, at least two dielectric layers and a plurality of interconnection through holes, the dielectric layers at least comprise a sacrificial layer and a heat sensitive dielectric layer, the heat sensitive dielectric layer at least comprises a heat sensitive layer and also comprises a supporting layer and/or a passivation layer, and the metal interconnection layers at least comprise a reflecting layer and an electrode layer; the thermal sensitive medium layer comprises a thermal sensitive material with a resistance temperature coefficient larger than a set value, the resistance temperature coefficient can be larger than or equal to 0.015/K, for example, the thermal sensitive material with the resistance temperature coefficient larger than the set value forms a thermal sensitive layer in the thermal sensitive medium layer, the thermal sensitive medium layer is used for converting temperature change corresponding to infrared radiation absorbed by the thermal sensitive medium layer into resistance change, and then an infrared target signal is converted into a signal capable of being read electrically through the CMOS measurement circuit system 100.
Specifically, the metal interconnection process is used for realizing the electrical connection of an upper metal interconnection layer and a lower metal interconnection layer, the through hole process is used for forming an interconnection through hole for connecting the upper metal interconnection layer and the lower metal interconnection layer, the RDL process is a redistribution layer process, specifically, a layer of metal is re-distributed above the top metal of the circuit and is electrically connected with the top metal of the circuit through a tungsten column, the reflection layer 10 in the infrared detector can be prepared on the top metal of the CMOS measurement circuit system 100 through the RDL process, and the support base 12 on the reflection layer 10 is electrically connected with the top metal of the CMOS measurement circuit system 100. In addition, the heat-sensitive dielectric layer comprises a heat-sensitive material with a resistance temperature coefficient larger than a set value, and the resistance temperature coefficient can be larger than or equal to 0.015/K, so that the detection sensitivity of the infrared detector can be improved.
In addition, by setting at least part of the hermetic release insulating layer 40 in the orthographic projection region of the absorption plate 21 to be etched, preferably, the hermetic release insulating layer 40 in the orthographic projection region of the absorption plate 21 can be set to be completely etched, as shown in fig. 2, that is, when the hermetic release insulating layer 40 is formed, part of the hermetic release insulating layer 40 corresponding to the absorption plate 21 is etched by an etching process, so that the hermetic release insulating layer 40 has no influence on the reflection effect of the resonant cavity, the reflection effect of the reflection plate 11 of the resonant cavity is ensured, and the detection sensitivity of the CMOS infrared sensing structure is improved.
When the hermetic release isolation layer 40 in the orthographic projection region of at least part of the reflection plate 11 in the CMOS infrared sensing structure is etched, at this time, the material forming the hermetic release isolation layer 40 may be at least one of silicon, germanium, silicon germanium, amorphous silicon, amorphous germanium, amorphous silicon germanium, amorphous carbon, silicon carbide, aluminum oxide or silicon nitride, and the thickness of the hermetic release isolation layer is greater than or equal to 100A and less than or equal to 2000A, specifically, silicon, germanium, silicon germanium, amorphous silicon, amorphous germanium, amorphous silicon germanium, amorphous carbon, silicon carbide, aluminum oxide or silicon nitride is a CMOS process corrosion-resistant material, that is, these materials are not corroded by the sacrificial layer release reagent, so the hermetic release isolation layer 40 may be used to protect the CMOS measurement circuit system 100 from corrosion when the corrosion process is performed to release the sacrificial layer. In addition, the close release isolation layer 40 covers the CMOS measurement circuit system 100, and the close release isolation layer 40 can also be used for protecting the CMOS measurement circuit system 100 from process influence during the etching process for manufacturing the CMOS infrared sensing structure 200. In addition, when at least one layer of airtight release isolation layer 40 is arranged on the reflection layer 10, the material for forming the airtight release isolation layer 40 is arranged to include at least one of silicon, germanium, silicon germanium, amorphous silicon, amorphous germanium, amorphous silicon germanium, amorphous carbon, silicon carbide, aluminum oxide or silicon nitride, the thickness of the airtight release isolation layer 40 is greater than 100A and less than or equal to 2000A, when the airtight release isolation layer 40 is arranged to improve the stability of the columnar structure 30, the airtight release isolation layer 40 hardly influences the reflection process in the resonant cavity, the influence of the airtight release isolation layer 40 on the reflection process of the resonant cavity can be avoided, and further the influence of the airtight release isolation layer 40 on the detection sensitivity of the infrared detector is avoided.
It should be noted that fig. 3 exemplarily shows that the columnar structure 30 is a solid structure, in other embodiments, the columnar structure 30 may also be provided as a hollow structure, and specifically refer to fig. 4, and the embodiment of the present invention does not limit the specific structure of the columnar structure 30. In addition, the material of the pillar structure 30 may be a metal material or a non-metal material, as long as it is ensured that an electrical signal can be transmitted to the CMOS measurement circuitry 100 through the pillar structure 30 and the support base 12.
With continued reference to fig. 1, the infrared conversion structure 20 includes a plurality of beam structures 22 and an absorption plate 21, and the absorption plate 21 is used to convert an infrared signal into an electrical signal and is electrically connected to the corresponding pillar structures 30 through the corresponding beam structures 22. Specifically, the absorption plate 21 is configured to convert an infrared signal into an electrical signal and is electrically connected to the corresponding columnar structure 30 through the corresponding beam structure 22, the absorption plate 21 includes a supporting layer, an electrode layer, a thermal sensitive layer and a passivation layer, the beam structure 22 may include a supporting layer, an electrode layer and a passivation layer, the beam structure 22 may further include a thermal sensitive layer, the supporting layer is located on one side of the passivation layer close to the CMOS measurement circuit system 100, the electrode layer and the thermal sensitive layer are located between the supporting layer and the passivation layer, the passivation layer covers the electrode layer, and the position of the beam structure can be covered by the thermal sensitive layer.
Specifically, the supporting layer is used for supporting an upper film layer in the infrared conversion structure 20 after the sacrificial layer is released, the thermosensitive layer is used for converting infrared temperature detection signals into infrared detection electric signals, the electrode layer is used for transmitting the infrared detection electric signals converted by the thermosensitive layer to the CMOS measurement circuit system 100 through beam structures on the left side and the right side, the two beam structures transmit positive and negative signals of the infrared detection electric signals respectively, a reading circuit in the CMOS measurement circuit system 100 realizes non-contact infrared temperature detection through analysis of the acquired infrared detection electric signals, and the passivation layer is used for protecting the electrode layer from oxidation or corrosion. In addition, the thermosensitive layer may be located above the electrode layer or below the electrode layer. Can set up and correspond the absorption plate, temperature sensing layer and electrode layer are located the airtight space that supporting layer and passivation layer formed, realize the protection to temperature sensing layer and electrode layer in the absorption plate, correspond the beam structure, and the electrode layer is located the airtight space that supporting layer and passivation layer formed, realizes the protection to electrode layer in the beam structure.
At least two ends of the beam structure and the absorber plate may be electrically connected, the CMOS infrared sensing structure 200 includes at least two pillar structures 30 and at least two support bases 12, and the electrode layer includes at least two electrode terminals. Specifically, the beam structure is electrically connected to two ends of the absorption plate, each beam structure is electrically connected to one end of the absorption plate, the CMOS infrared sensing structure 200 includes two pillar structures 30, the electrode layer includes at least two electrode terminals, at least a portion of the electrode terminals transmit positive electrical signals, and at least a portion of the electrode terminals transmit negative electrical signals, and the signals are transmitted to the supporting base 12 through the corresponding beam structure and the pillar structures 30. Or a beam structure may be electrically connected to four ends of the absorption plate, each beam structure is electrically connected to two ends of the absorption plate, and the CMOS infrared sensing structure 200 includes four pillar structures 30, and one beam structure connects two pillar structures 30. It should be noted that, in the embodiment of the present disclosure, the number of the connecting ends of the beam structure and the absorbing plate is not specifically limited, and it is sufficient to ensure that the beam structure and the electrode end correspond to each other, and the beam structure is used for transmitting the electrical signal output by the corresponding electrode end.
The beam structure 22 and the pillar structure 30 are used for transmitting electrical signals and for supporting and connecting the absorption plate 21, the electrode layer in the absorption plate 21 includes two patterned electrode structures, the two patterned electrode structures output positive electrical signals and ground electrical signals respectively, the positive electrical signals and the ground electrical signals are transmitted to the supporting base electrically connected with the pillar structure through different beam structures and different pillar structures, and then transmitted to the CMOS measurement circuit system 100, the beam structure includes a metal interconnection layer and at least one dielectric layer, the metal interconnection layer in the beam structure is the electrode layer in the beam structure, the electrode layer in the beam structure is electrically connected with the electrode layer in the absorption plate, and the dielectric layer in the beam structure may include a supporting layer and a passivation layer.
For example, the material forming the heat sensitive layer may include at least one of amorphous silicon, amorphous germanium, amorphous silicon germanium, titanium oxide, vanadium oxide, or titanium vanadium oxide, the material forming the support layer may include one or more of amorphous carbon, aluminum oxide, amorphous silicon, amorphous germanium, or amorphous silicon germanium, the material forming the electrode layer may include one or more of titanium, titanium nitride, tantalum nitride, titanium tungsten alloy, nickel-chromium alloy, nickel-silicon alloy, nickel, or chromium, and the material forming the passivation layer may include one or more of amorphous carbon, aluminum oxide, amorphous silicon, amorphous germanium, or amorphous silicon germanium. In addition, the absorption plate is arranged to comprise a thermosensitive layer, when the thermosensitive layer is made of amorphous silicon, amorphous carbon, amorphous germanium or amorphous silicon germanium, the supporting layer and/or the passivation layer on the beam structure can be replaced by the thermosensitive layer, and the amorphous silicon, the amorphous germanium or the amorphous silicon germanium has low thermal conductivity, so that the thermal conductivity of the beam structure is reduced, and the infrared response rate of the infrared detector is further improved.
Further, the absorption plate and the beam structure may be arranged in the same layer or in different layers, and when the absorption plate and the beam structure are arranged in different layers, the beam structure is located on one side of the absorption plate structure close to the CMOS measurement circuit system, which is not specifically limited in the embodiment of the present invention.
Illustratively, as shown in fig. 3, at least one hermetic release barrier 40 is located at the interface between the CMOS measurement circuitry 100 and the CMOS infrared sensing structure 200. For example, the hermetic release insulating layer 40 is located between the reflective layer 10 and the CMOS measurement circuitry 100, i.e., the hermetic release insulating layer 40 is located below the metal interconnection layer of the reflective layer 10, and the support base 12 is electrically connected to the CMOS measurement circuitry 100 through a through hole penetrating the hermetic release insulating layer 40. Specifically, since the CMOS measurement circuit system 100 and the CMOS infrared sensing structure 200 are both formed by using a CMOS process, after the CMOS measurement circuit system 100 is formed, a wafer including the CMOS measurement circuit system 100 is transferred to a next process to form the CMOS infrared sensing structure 200, since silicon oxide is a most commonly used dielectric material in the CMOS process, and silicon oxide is mostly used as an insulating layer between metal layers on the CMOS circuit, if no insulating layer is used as a barrier when silicon oxide with a thickness of about 2um is corroded, the circuit will be seriously affected, and therefore, in order to release the silicon oxide of the sacrificial layer, the silicon oxide dielectric on the CMOS measurement circuit system is not corroded, and the hermetic release insulating layer 40 is provided. After the CMOS measurement circuit system 100 is prepared and formed, a closed release isolation layer 40 is prepared and formed on the CMOS measurement circuit system 100, the CMOS measurement circuit system 100 is protected by the closed release isolation layer 40, and in order to ensure the electrical connection between the support base 12 and the CMOS measurement circuit system 100, after the closed release isolation layer 40 is prepared and formed, a through hole is formed in a region of the closed release isolation layer 40 corresponding to the support base 12 by using an etching process, and the support base 12 is electrically connected with the CMOS measurement circuit system 100 through the through hole. In addition, the hermetic release isolation layer 40 and the support base 12 are arranged to form a hermetic structure, so as to completely separate the CMOS measurement circuit system 100 from the sacrificial layer, thereby protecting the CMOS measurement circuit system 100.
It should be noted that, when the hermetic release isolation layer 40 is located between the reflective layer 10 and the CMOS measurement circuitry 100, for example, the material constituting the hermetic release isolation layer 40 may include at least one of silicon, germanium, silicon germanium, amorphous silicon, amorphous germanium, amorphous silicon germanium, amorphous carbon, silicon carbide, or aluminum oxide, and the thickness of the hermetic release isolation layer 40 is greater than or equal to 1000A and less than or equal to 20000A. Specifically, silicon, germanium, silicon germanium, amorphous silicon, amorphous germanium, amorphous silicon germanium, amorphous carbon, silicon carbide, or aluminum oxide are all CMOS process corrosion resistant materials, i.e., these materials are not corroded by the sacrificial layer release agent, so the hermetic release barrier layer 40 can be used to protect the CMOS measurement circuitry 100 from corrosion when the corrosion process is performed to release the sacrificial layer. In addition, the sealing release isolation layer 400 is disposed to cover the CMOS measurement circuit system 100, and the sealing release isolation layer 40 may also be used to protect the CMOS measurement circuit system 100 from process effects during an etching process for manufacturing the CMOS infrared sensing structure 200.
Optionally, on the basis of the foregoing embodiment, fig. 5 is a schematic cross-sectional structure diagram of another infrared detector pixel provided in an embodiment of the present invention, and as shown in fig. 5, the infrared detector pixel further includes a third dielectric layer 60, where the third dielectric layer 60 is located on the hermetic release insulating layer 40 in the CMOS infrared sensing structure, and the third dielectric layer 60 covers the hermetic release insulating layer 40 in the CMOS infrared sensing structure and the reflection plate 11 disposed in the etching area corresponding to the hermetic release insulating layer 40.
Illustratively, referring to fig. 5, the infrared detector pixel further includes a third dielectric layer 60, where the third dielectric layer 60 covers the close release isolation layer 40 located in the CMOS infrared sensing structure and the reflection plate 11 disposed corresponding to the etching region of the close release isolation layer 40, and by disposing the third dielectric layer 60, on one hand, the reflection plate 11 can be protected by using the third dielectric layer 60, and on the other hand, the close release isolation layer 40 located in the CMOS infrared sensing structure can be protected by using the third dielectric layer.
It should be noted that the material of the third dielectric layer 60 may be at least one of silicon, germanium, silicon germanium, amorphous silicon, amorphous germanium, amorphous silicon germanium, amorphous carbon, silicon carbide, or aluminum oxide, and the embodiment of the present invention does not specifically limit the material of the third dielectric layer 60. Furthermore, the thickness of the third dielectric layer 60 is set to 1000A-20000A.
In addition, when the material constituting the third dielectric layer 60 is at least one of silicon, germanium, silicon germanium, amorphous silicon, amorphous germanium, amorphous silicon germanium, amorphous carbon, silicon carbide, or aluminum oxide, the thickness of the sacrificial layer in the resonant cavity can be reduced by preparing the formed third dielectric layer 60, so as to reduce the difficulty in releasing the sacrificial layer in the resonant cavity.
Optionally, on the basis of the foregoing embodiment, fig. 6 is a schematic cross-sectional structure diagram of another infrared detector pixel provided in an embodiment of the present invention, and as shown in fig. 6, the infrared detector pixel further includes: and the fourth dielectric layer 50, the fourth dielectric layer 50 includes a patterned dielectric structure 51, the patterned dielectric structure 51 is located on the same layer as the reflective plate 11 and the supporting base 12, and a CMP process is adopted to make the surface of the fourth dielectric layer 50 away from the CMOS measurement circuit system 100 flush with the surface of the reflective layer 10 away from the CMOS measurement circuit system 100.
As shown in fig. 6, the infrared detector pixel further includes a fourth dielectric layer 50, where the fourth dielectric layer 50 includes a patterned dielectric structure 51, and the patterned dielectric structure 51, the reflective plate 11 and the supporting base 12 are located on the same layer, after the reflective plate 11 and the supporting base 12 are prepared and formed, the fourth dielectric layer 50 is formed on a side of the reflective plate 11 and the supporting base 12 away from the CMOS measurement circuit system 100, so that the fourth dielectric layer 50 fills a gap between the reflective plate 11 and the supporting base 12, and then the reflective layer 10 and the fourth dielectric layer 50 are processed by using a CMP (Chemical Mechanical Polishing) process, so that a surface of the fourth dielectric layer 50 away from the CMOS measurement circuit system 100 is flush with a surface of the reflective layer 10 away from the CMOS measurement circuit system 100, and at this time, the fourth dielectric layer filling the gap between the reflective plate 11 and the supporting base 12 is the patterned dielectric structure. The surface planarization of the patterned dielectric structure 51, the reflective plate 11 and the supporting base 12 can be realized by adopting a CMP process, the preparation complexity of the subsequent process can be reduced, and the CMOS measurement circuit system 100 can be well protected by reasonably matching the fourth dielectric layer 50 with the reflective plate 11 and the supporting base 12.
It should be noted that the material of the fourth dielectric layer 50 may be at least one of silicon, chromium, silicon chromide, amorphous silicon, amorphous chromium, amorphous silicon chromium, amorphous carbon, silicon carbide, aluminum oxide, silicon carbonitride, or silicon nitride, and the material of the fourth dielectric layer 50 is not specifically limited in the embodiment of the present invention. In addition, the thickness of the fourth dielectric layer 50 is set to 1000A-10000A.
Optionally, on the basis of the foregoing embodiment, fig. 7 is a schematic cross-sectional structure diagram of a pixel of another infrared detector provided in an embodiment of the present invention, as shown in fig. 7, a pillar structure 30 includes a plurality of independent pillar structures, and fig. 7 exemplarily shows that the pillar structure 30 includes independent pillar structures 30A and 30B, the independent pillar structures are located in different layers, and the independent pillar structures are disposed corresponding to one or more layers of hermetic release insulating layers 40 located in a CMOS infrared sensing structure.
Exemplarily, as shown in fig. 7, the columnar structure 30 includes a plurality of independent columnar structures, and the independent columnar structures correspond to one or more layers of the airtight release insulating layer 40 located in the CMOS infrared sensing structure, and at this time, the thickness of the airtight release insulating layer 40 can be formed by controlling, so as to realize accurate control of the thickness of the film layer, thereby reducing the process complexity. The columnar structure 30 comprises a plurality of independent columnar structures, and at the moment, the columnar structure 30 can be prepared and formed in a plurality of processes, so that the conductivity of the columnar structure 30 is improved, and the consistency of the infrared detection sensor is improved. In addition, the pillar structure 30 includes a plurality of independent pillar structures located at different layers, which is beneficial to improving the straightness of the pillar structure.
It should be noted that fig. 7 exemplarily shows that the pillar-shaped structure 30 includes two independent pillar-shaped structures 30A and 30B, and the independent pillar-shaped structure 30A is disposed corresponding to two layers of the hermetic release barrier 40, and the independent pillar-shaped structure 30B is disposed corresponding to one layer of the hermetic release barrier 40. In other possible embodiments, the columnar structure 30 may also include more than two independent columnar structures, and a layer of airtight release insulating layer 40 or multiple layers of airtight release insulating layers 40 may be provided corresponding to different independent columnar structures.
Further, when the pillar structure 30 is prepared to include a plurality of independent pillar structures, the contact surfaces of adjacent independent pillar structures may be electrically connected by disposing an adhesion layer having conductivity to optimize the electrical contact effect between the independent pillar structures, and the material constituting the adhesion layer may include at least one of titanium, titanium nitride, tantalum, or tantalum nitride.
Optionally, the side length of the supporting base 12 is greater than or equal to 0.5 micrometers and less than or equal to 3 micrometers. When the CMOS process is used to form the CMOS measurement circuit system 100 and the CMOS infrared sensing structure 200, the side length of the support base 12 formed by the CMOS process is greater than or equal to 0.5 micrometers and less than or equal to 3 micrometers, that is, the size of the support base can be effectively reduced by using the CMOS process, the area of the reflection plate 11 can be further increased, the reflection effect of the resonant cavity can be optimized, and the detection sensitivity of the infrared detection sensor can be improved.
Optionally, the material forming the sacrificial layer located between the reflective layer 10 and the infrared conversion structure 20 includes silicon oxide, the sacrificial layer is used for enabling the CMOS infrared sensing structure to form a hollow structure, the sacrificial layer is corroded by a post-CMOS process, and the sacrificial layer is corroded by at least one of gas-phase hydrogen fluoride, carbon tetrafluoride and trifluoromethane in the post-CMOS process.
Illustratively, silicon oxide is used as a sacrificial layer of the CMOS infrared sensing structure, and the sacrificial layer is located between the hermetic release isolation layer and the infrared conversion structure. For example, the post-CMOS process may etch the sacrificial layer using at least one of gaseous hydrogen fluoride, carbon tetrafluoride and trifluoromethane, the material constituting the sacrificial layer is provided as silicon oxide to be compatible with the CMOS process, and the post-CMOS process may etch the sacrificial layer to release the sacrificial layer in the final infrared detection chip product.
Optionally, fig. 8 is a schematic cross-sectional structure diagram of a pixel of another infrared detector provided in an embodiment of the present invention, as shown in fig. 8, a CMOS manufacturing process of the CMOS measurement circuit system 100 may also include a metal interconnection process and a via process, the CMOS measurement circuit system 100 includes metal interconnection layers 101 and dielectric layers 102 arranged at intervals, and a silicon substrate 103 located at the bottom, where the upper and lower metal interconnection layers 101 are electrically connected through vias 104.
The CMOS infrared sensing structure 200 includes a resonant cavity formed by a reflective layer 10 and a heat sensitive dielectric layer, a suspended microbridge structure for controlling heat transfer, and a pillar structure 30 having electrical connection and support functions, and the CMOS measurement circuitry 100 is used for measuring and processing an array resistance value formed by one or more CMOS infrared sensing structures 200 and converting an infrared signal into an image electrical signal.
Specifically, the resonant cavity may be formed by a cavity between the reflective layer 10 and the absorption plate, for example, the infrared light is reflected back and forth in the resonant cavity through the absorption plate to improve the detection sensitivity of the infrared detector, and due to the arrangement of the columnar structure 30, the beam structure and the absorption plate form a suspended micro-bridge structure for controlling the heat transfer, and the columnar structure 30 is electrically connected to the supporting base 12 and the corresponding beam structure, and is also used for supporting the infrared conversion structure 20 on the columnar structure 30.
Fig. 9 is a schematic structural diagram of a CMOS measurement circuit system according to an embodiment of the present invention, and in conjunction with fig. 1 and fig. 9, the CMOS measurement circuit system 100 includes a bias generation circuit 701, a column-level analog front-end circuit 801 and a row-level circuit 901, an input end of the bias generation circuit 701 is connected to an output end of the row-level circuit 901, an input end of the column-level analog front-end circuit 801 is connected to an output end of the bias generation circuit 701, the row-level circuit 901 includes a row-level mirror image pixel Rsm and a row selection switch K1, and the column-level analog front-end circuit 801 includes a pixel blind RD; the row-level circuit 901 is distributed in each pixel, selects a signal to be processed according to a row strobe signal of the timing generation circuit, and outputs a current signal to the column-level analog front-end circuit 801 under the action of the bias generation circuit 701 to perform current-voltage conversion and output; the row stage circuit 901 outputs a third bias voltage VRsm to the bias generation circuit 701 when being controlled by the row selection switch K1 to be gated, the bias generation circuit 701 outputs a first bias voltage V1 and a second bias voltage V2 according to an input constant voltage and the third bias voltage VRsm, and the column stage analog front end circuit 801 obtains two currents according to the first bias voltage V1 and the second bias voltage V2, performs transimpedance amplification on a difference between the two generated currents, and outputs the amplified current as an output voltage.
Specifically, the row stage circuit 901 includes a row stage mirror image element Rsm and a row selection switch K1, and the row stage circuit 901 is configured to generate a third bias voltage VRsm according to a gating state of the row selection switch K1. Illustratively, the row-level mirror image elements Rsm may be subjected to a light-shielding process, so that the row-level mirror image elements Rsm are subjected to a fixed radiation of a light-shielding sheet having a temperature that is substantially equal to a substrate temperature, the row selection switch K1 may be implemented by a transistor, the row selection switch K1 is closed, and the row-level mirror image elements Rsm are connected to the bias voltage generating circuit 701, that is, when the row-level circuit 901 is controlled by the row selection switch K1 to be turned on, the third bias voltage VRsm is output to the bias voltage generating circuit 701. The bias generating circuit 701 may include a first bias generating circuit 71 and a second bias generating circuit 72, the first bias generating circuit 71 being configured to generate a first bias voltage V1 according to an input constant voltage, which may be, for example, a positive power supply signal with a constant voltage. The second bias generating circuit 72 may include a bias control sub-circuit 721 and a plurality of gate-driving sub-circuits 722, the bias control sub-circuit 721 controlling the gate-driving sub-circuits 722 to generate the corresponding second bias voltages V, respectively, according to the third bias voltage VRsm.
The column-level analog front-end circuit 801 includes a plurality of column control sub-circuits 81, the column control sub-circuits 81 are disposed corresponding to the gate driving sub-circuits 722, and exemplarily, the column control sub-circuits 81 may be disposed corresponding to the gate driving sub-circuits 722 in a one-to-one manner, and the gate driving sub-circuits 722 are configured to provide the second bias voltage V2 to the corresponding column control sub-circuits 81 according to their own gate states. For example, it may be set that when the gate driving sub-circuit 722 is gated, the gate driving sub-circuit 722 supplies the second bias voltage V2 to the corresponding column control sub-circuit 81; when the gate driving sub-circuit 722 is not gated, the gate driving sub-circuit 722 stops supplying the second bias voltage V2 to the corresponding column control sub-circuit 81.
The column-level analog front-end circuit 801 includes an effective pixel RS and a blind pixel RD, the column control sub-circuit is configured to generate a first current I1 according to a first bias voltage V1 and the blind pixel RD, generate a second current I2 according to a second bias voltage V2 and the effective pixel RS, perform transimpedance amplification on a difference between the first current I1 and the second current I2, and output the amplified difference, where the row-level mirror image pixel Rsm and the effective pixel RS have the same temperature drift amount at the same ambient temperature.
Illustratively, the row-level image elements Rsm are thermally insulated from the CMOS measurement circuitry 100 and are shaded, and the row-level image elements Rsm are subjected to a fixed radiation from a shade having a temperature that is constantly equal to the substrate temperature. The absorption plate of the active pixel RS is thermally insulated from the CMOS measurement circuitry 100, and the active pixel RS receives external radiation. The absorbing plates of the row-level mirror image elements Rsm and the effective elements RS are thermally insulated from the CMOS measurement circuitry 100, and thus both the row-level mirror image elements Rsm and the effective elements RS have a self-heating effect.
When the corresponding row-level mirror image element Rsm is gated through the row selection switch K1, the resistance value of both the row-level mirror image element Rsm and the effective pixel RS is changed due to joule heat, but when the row-level mirror image element Rsm and the effective pixel RS are subjected to the same fixed radiation, the resistance value of the row-level mirror image element Rsm and the resistance value of the effective pixel RS are the same, the temperature coefficients of the row-level mirror image element Rsm and the temperature coefficient of the effective pixel RS are also the same, the temperature drift amounts of the row-level mirror image element Rsm and the effective pixel RS are the same at the same environmental temperature, the change of the row-level mirror image element Rsm and the effective pixel RS are synchronous, the characteristic that the temperature drift amounts of the row-level mirror image element Rsm and the effective pixel RS at the same environmental temperature are the same is utilized, and the resistance value change of the row-level mirror image element Rsm and the effective pixel RS due to the self-heating effect is effectively compensated, and the stable output of the reading circuit is achieved.
In addition, by arranging the second bias generating circuit 701 to include a bias control sub-circuit 721 and a plurality of gate driving sub-circuits 722, the bias control sub-circuit 721 is configured to control the gate driving sub-circuits 722 to generate corresponding second bias voltages V2 respectively according to the row control signal, so that each row of pixels has one path to drive the entire columns of pixels in the row separately, the requirement for the second bias voltages V2 is reduced, that is, the driving capability of the bias generating circuit 701 is improved, and the readout circuit is advantageously used to drive a larger-scale infrared detector pixel array. In addition, the operation principle of the CMOS measurement circuit system 100 is well known to those skilled in the art, and will not be described herein.
In addition, referring to fig. 10, the CMOS infrared sensing structure 200 is prepared on the same layer as the metal interconnection layer of the CMOS measurement circuitry 100, that is, the CMOS measurement circuitry 100 and the CMOS infrared sensing structure 200 are arranged on the same layer, the CMOS infrared sensing structure 200 is arranged on one side of the CMOS measurement circuitry 100, and the top of the CMOS measurement circuitry 100 may also be provided with a hermetic release isolation layer 40 to protect the CMOS measurement circuitry 100.
Alternatively, the infrared detector may be configured based on a 3nm, 7nm, 10nm, 14nm, 22nm, 28nm, 32nm, 45nm, 65nm, 90nm, 130nm, 150nm, 180nm, 250nm or 350nm CMOS process, which characterizes process nodes of the integrated circuit, i.e., features during the processing of the integrated circuit.
Alternatively, the metal wiring material constituting the metal interconnection layer in the infrared detector may be configured to include at least one of aluminum, copper, tungsten, titanium, nickel, chromium, platinum, silver, ruthenium, or cobalt, and for example, the material constituting the reflective layer may be configured to include at least one of aluminum, copper, tungsten, titanium, nickel, chromium, platinum, silver, ruthenium, or cobalt. In addition, the CMOS measurement circuit system 100 and the CMOS infrared sensing structure 200 are both prepared by using a CMOS process, the CMOS infrared sensing structure 200 is directly prepared on the CMOS measurement circuit system 100, the radial side length of the columnar structure 30 is more than or equal to 0.5um and less than or equal to 3um, the width of the beam structure, namely the width of a single line in the beam structure is less than or equal to 0.3um, the height of the resonant cavity is more than or equal to 1.5um and less than or equal to 2.5um, and the side length of a single pixel of the CMOS infrared sensing structure 200 is more than or equal to 6um and less than or equal to 17um.
Optionally, on the basis of the above embodiment, an infrared detector is further provided in the embodiment of the present invention, and fig. 11 is a schematic perspective view of an infrared detector provided in the embodiment of the present disclosure. As shown in fig. 11, the infrared detector includes a plurality of infrared detector pixels 01 according to the above embodiment arranged in an array, so that the infrared detector provided in the embodiment of the present disclosure has the beneficial effects described in the above embodiment, and details are not repeated here. Illustratively, the type of the infrared detector may be an amorphous silicon detector, a titanium oxide detector, a vanadium oxide detector, a titanium vanadium oxide detector, or the like, that is, the material constituting the thermosensitive layer may include at least one of amorphous silicon, titanium oxide, vanadium oxide, or titanium vanadium oxide, and the specific type of the infrared detector is not limited in the embodiments of the present invention.
Optionally, on the basis of the above embodiment, fig. 12 is a schematic perspective view of another infrared detector provided in the embodiment of the present invention, and as shown in fig. 12, at least some of the reflective plates of adjacent infrared detector pixels 01 are in contact with each other.
Fig. 13 is a schematic perspective view of an infrared detector in the prior art, as shown in fig. 13, in the prior art, a reflective plate 11 of an infrared detector pixel 01A and a reflective plate 11 of an infrared detector pixel 01B are respectively and independently disposed, in this application, a reflective plate of at least a part of adjacent infrared detector pixels 01 is disposed to be in contact with each other, as shown in fig. 12, a reflective plate 11 of an infrared detector pixel 01A and a reflective plate 11 of an infrared detector pixel 01B are in contact with each other, and a reflective plate 11 of at least a part of adjacent infrared detector pixels 01 is disposed to be in contact with each other, so that the area of a metal reflective plate 11 can be further increased, the area of the reflective plate 11 is maximized, the reflection effect of a resonant cavity is improved, the absorption rate of an absorption plate is improved, and the performance of the detector is improved. For example, the reflective plates in the plurality of infrared detector pixels shown in fig. 12 may be integrally formed, and different infrared detector pixels may be formed by cutting.
It is noted that, in this document, relational terms such as "first" and "second," and the like, may be used solely to distinguish one entity or action from another entity or action without necessarily requiring or implying any actual such relationship or order between such entities or actions. Also, the terms "comprises," "comprising," or any other variation thereof, are intended to cover a non-exclusive inclusion, such that a process, method, article, or apparatus that comprises a list of elements does not include only those elements but may include other elements not expressly listed or inherent to such process, method, article, or apparatus. Without further limitation, an element defined by the phrases "comprising one of 8230; \8230;" 8230; "does not exclude the presence of additional like elements in a process, method, article, or apparatus that comprises the element.
The foregoing are merely exemplary embodiments of the present disclosure, which enable those skilled in the art to understand or practice the present disclosure. Various modifications to these embodiments will be readily apparent to those skilled in the art, and the generic principles defined herein may be applied to other embodiments without departing from the spirit or scope of the disclosure. Thus, the present disclosure is not intended to be limited to the embodiments shown herein but is to be accorded the widest scope consistent with the principles and novel features disclosed herein.
Claims (9)
1. An infrared detector pixel based on CMOS technology, comprising:
the CMOS infrared sensing structure comprises a CMOS measuring circuit system and a CMOS infrared sensing structure, wherein the CMOS measuring circuit system and the CMOS infrared sensing structure are both prepared by using a CMOS process, and the CMOS infrared sensing structure is directly prepared on the CMOS measuring circuit system;
the CMOS measurement circuit system comprises at least one layer of closed release isolation layer above the CMOS measurement circuit system, wherein the closed release isolation layer is used for protecting the CMOS measurement circuit system from being influenced by a process in the etching process of manufacturing the CMOS infrared sensing structure, and the at least one layer of closed release isolation layer is positioned in the CMOS infrared sensing structure;
the CMOS manufacturing process of the CMOS infrared sensing structure comprises a metal interconnection process, a through hole process and an RDL (remote data link) process, wherein the CMOS infrared sensing structure comprises at least two metal interconnection layers, at least two dielectric layers and a plurality of interconnection through holes;
the CMOS infrared sensing structure comprises a reflecting layer, an infrared conversion structure and a plurality of columnar structures, wherein the reflecting layer, the infrared conversion structure and the columnar structures are positioned on the CMOS measuring circuit system; the columnar structures comprise a plurality of independent columnar structures, the independent columnar structures are positioned on different layers, and the contact surfaces of the adjacent independent columnar structures are electrically connected through an adhesion layer with conductivity;
the infrared conversion structure comprises an absorption plate and a plurality of beam structures, the absorption plate is used for converting infrared signals into electric signals and is electrically connected with the corresponding columnar structures through the corresponding beam structures, and at least part of the airtight release isolation layer in the CMOS infrared sensing structure is etched in the orthographic projection area of the absorption plate; wherein the beam structures are connected with four ends of the absorption plates, and each beam structure is connected with two ends of the absorption plate;
the support base is electrically connected with the CMOS measuring circuit system through a through hole penetrating through the closed release isolation layer between the CMOS measuring circuit system and the CMOS infrared sensing structure.
2. The infrared detector pixel as recited in claim 1, wherein the material forming the hermetic release barrier in the CMOS infrared sensing structure comprises at least one of silicon, germanium, silicon germanium, amorphous carbon, silicon carbide, aluminum oxide, or silicon nitride, and the thickness of the hermetic release barrier in the CMOS infrared sensing structure is equal to or greater than 100A and equal to or less than 2000A.
3. An infrared detector pixel as recited in claim 1 or 2, further comprising:
and the third dielectric layer is positioned on the closed release isolation layer in the CMOS infrared sensing structure, and covers the closed release isolation layer in the CMOS infrared sensing structure and the reflecting plate arranged in a corresponding etching area of the closed release isolation layer.
4. The infrared detector pixel of claim 3, wherein a material comprising the third dielectric layer comprises at least one of silicon, germanium, silicon germanium, amorphous carbon, silicon carbide, or aluminum oxide.
5. The infrared detector pixel of claim 1, further comprising:
and the fourth dielectric layer comprises a patterned dielectric structure, the reflecting plate and the supporting base are positioned on the same layer, and the surface of the fourth dielectric layer, which is far away from the CMOS measuring circuit system, is flush with the surface of the reflecting layer, which is far away from the CMOS measuring circuit system, by adopting a CMP (chemical mechanical polishing) process.
6. An infrared detector pixel as recited in claim 1, wherein the independent pillar structures are disposed in correspondence with one or more of the hermetic release barrier layers in the CMOS infrared sensing structure.
7. The infrared detector pixel as recited in claim 1, wherein a material forming a sacrificial layer between the reflective layer and the infrared conversion structure comprises silicon oxide, the sacrificial layer is configured to form a hollowed-out structure for the CMOS infrared sensing structure, the sacrificial layer is etched using a post-CMOS process, and the sacrificial layer is etched using at least one of gaseous hydrogen fluoride, carbon tetrafluoride, and trifluoromethane.
8. An infrared detector based on a CMOS process, characterized by comprising a plurality of infrared detector pixels based on a CMOS process according to any one of claims 1 to 7.
9. The infrared detector of claim 8, characterized in that the reflective plates of at least some adjacent infrared detector pixels are in contact with each other.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN202110324091.4A CN113720471B (en) | 2021-03-26 | 2021-03-26 | Infrared detector pixel based on CMOS (complementary Metal oxide semiconductor) process and infrared detector |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN202110324091.4A CN113720471B (en) | 2021-03-26 | 2021-03-26 | Infrared detector pixel based on CMOS (complementary Metal oxide semiconductor) process and infrared detector |
Publications (2)
Publication Number | Publication Date |
---|---|
CN113720471A CN113720471A (en) | 2021-11-30 |
CN113720471B true CN113720471B (en) | 2023-01-06 |
Family
ID=78672584
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN202110324091.4A Active CN113720471B (en) | 2021-03-26 | 2021-03-26 | Infrared detector pixel based on CMOS (complementary Metal oxide semiconductor) process and infrared detector |
Country Status (1)
Country | Link |
---|---|
CN (1) | CN113720471B (en) |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN101445215A (en) * | 2008-10-16 | 2009-06-03 | 上海集成电路研发中心有限公司 | Infrared receiver and manufacturing method thereof |
CN104969045A (en) * | 2012-08-22 | 2015-10-07 | 罗伯特·博世有限公司 | CMOS bolometer |
CN106340561A (en) * | 2016-09-29 | 2017-01-18 | 烟台睿创微纳技术股份有限公司 | Novel uncooled infrared focal plane detector pixel and fabrication method thereof |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7655909B2 (en) * | 2006-01-26 | 2010-02-02 | L-3 Communications Corporation | Infrared detector elements and methods of forming same |
FR3066321B1 (en) * | 2017-05-09 | 2019-06-14 | Commissariat A L'energie Atomique Et Aux Energies Alternatives | METHOD FOR PRODUCING A BOLOMETRIC DETECTOR |
CN110146177B (en) * | 2019-05-23 | 2020-09-15 | 北京北方高业科技有限公司 | Preparation method of temperature detection device |
-
2021
- 2021-03-26 CN CN202110324091.4A patent/CN113720471B/en active Active
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN101445215A (en) * | 2008-10-16 | 2009-06-03 | 上海集成电路研发中心有限公司 | Infrared receiver and manufacturing method thereof |
CN104969045A (en) * | 2012-08-22 | 2015-10-07 | 罗伯特·博世有限公司 | CMOS bolometer |
CN106340561A (en) * | 2016-09-29 | 2017-01-18 | 烟台睿创微纳技术股份有限公司 | Novel uncooled infrared focal plane detector pixel and fabrication method thereof |
Also Published As
Publication number | Publication date |
---|---|
CN113720471A (en) | 2021-11-30 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN113720463B (en) | Infrared detector pixel based on CMOS (complementary metal oxide semiconductor) process and infrared detector | |
CN113720449B (en) | Infrared detector based on CMOS (complementary Metal oxide semiconductor) process | |
CN113720464B (en) | Infrared detector mirror image element based on CMOS (complementary metal oxide semiconductor) process and infrared detector | |
CN113720466B (en) | Infrared detector based on CMOS (complementary Metal oxide semiconductor) process | |
CN113720467B (en) | Infrared detector mirror image pixel based on CMOS (complementary Metal oxide semiconductor) process and infrared detector | |
CN113720473B (en) | Infrared detector based on CMOS (complementary Metal oxide semiconductor) process | |
CN113720476B (en) | Infrared detector mirror image element based on CMOS (complementary metal oxide semiconductor) process and infrared detector | |
CN113720477B (en) | Infrared detector mirror image element based on CMOS (complementary metal oxide semiconductor) process and infrared detector | |
CN114112057B (en) | Infrared detector pixel and infrared detector based on CMOS (complementary metal oxide semiconductor) process | |
CN113720472B (en) | Infrared detector based on CMOS (complementary Metal oxide semiconductor) process | |
CN113720471B (en) | Infrared detector pixel based on CMOS (complementary Metal oxide semiconductor) process and infrared detector | |
CN113720478B (en) | Infrared detector pixel based on CMOS (complementary metal oxide semiconductor) process and infrared detector | |
CN113720470B (en) | Infrared detector based on CMOS (complementary Metal oxide semiconductor) process | |
CN113720454B (en) | Infrared detector pixel based on CMOS (complementary metal oxide semiconductor) process and infrared detector | |
CN113720468B (en) | Infrared detector based on CMOS (complementary Metal oxide semiconductor) process and preparation method thereof | |
CN113720453B (en) | Infrared detector pixel based on CMOS (complementary metal oxide semiconductor) process and infrared detector | |
CN113720452B (en) | Infrared detector pixel based on CMOS (complementary metal oxide semiconductor) process and infrared detector | |
CN113720451B (en) | Infrared detector based on CMOS (complementary Metal oxide semiconductor) process | |
CN113720475B (en) | Infrared detector mirror image element based on CMOS (complementary metal oxide semiconductor) process and infrared detector | |
CN113720480B (en) | Infrared detector mirror image element based on CMOS (complementary metal oxide semiconductor) process and infrared detector | |
CN113720474B (en) | Infrared detector mirror image element based on CMOS (complementary metal oxide semiconductor) process and infrared detector | |
CN113720479B (en) | Infrared detector pixel and infrared detector based on CMOS (complementary Metal oxide semiconductor) process | |
CN113720481B (en) | Infrared detector mirror image element based on CMOS (complementary metal oxide semiconductor) process and infrared detector | |
CN113720450A (en) | Infrared detector based on CMOS (complementary Metal oxide semiconductor) process | |
CN114112056A (en) | Infrared detector pixel and infrared detector based on CMOS (complementary metal oxide semiconductor) process |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PB01 | Publication | ||
PB01 | Publication | ||
SE01 | Entry into force of request for substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
GR01 | Patent grant | ||
GR01 | Patent grant |