CN104378114B - A kind of method for realizing that multipath A/D converter is synchronous - Google Patents
A kind of method for realizing that multipath A/D converter is synchronous Download PDFInfo
- Publication number
- CN104378114B CN104378114B CN201410571383.8A CN201410571383A CN104378114B CN 104378114 B CN104378114 B CN 104378114B CN 201410571383 A CN201410571383 A CN 201410571383A CN 104378114 B CN104378114 B CN 104378114B
- Authority
- CN
- China
- Prior art keywords
- passage
- data
- converter
- multipath
- signal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Landscapes
- Analogue/Digital Conversion (AREA)
Abstract
Description
Claims (4)
- A kind of 1. method for realizing that multipath A/D converter is synchronous, it is characterised in that comprise the following steps:Step 1, multipath A/D converter is configured using fpga chip, it is worked in multiple channel test pattern;Multichannel mould The port number of number converter is N, and N number of passage of the port number of multipath A/D converter is expressed as the 1st passage and led to N Road;Step 2, when multipath A/D converter works in multiple channel test pattern, data difference pair corresponding to generation and during with road Clock differential pair, multipath A/D converter send the data difference pair of each passage with each passage with road clock differential pair To fpga chip;I-th passage is converted to the i-th passage single-ended clock signal by fpga chip with road clock differential pair, i take 1 to N;Fpga chip is by the data difference of the i-th passage to being converted to the i-th passage single ended data signal;Step 3, fpga chip is to delay value, fpga chip corresponding to each data bit configuration of the i-th passage single ended data signal According to delay value corresponding to the configuration of each data bit of the i-th passage single ended data signal, by the every of the i-th passage single ended data signal The signal of individual data bit carries out delay process;Step 4, fpga chip carries out serioparallel exchange to the i-th passage single ended data signal after delay process, obtains the i-th passage simultaneously Row data;Step 5, each channel parallel data are carried out phase by fpga chip according to the phase relation between each channel parallel data Position alignment, draws the parallel data after phase alignment.
- A kind of 2. method for realizing that multipath A/D converter is synchronous as claimed in claim 1, it is characterised in that the step 5 specific sub-step is:(5.1) parallel data of each passage is converted to the system number of respective channel 10 by fpga chip, then more each passage The size of 10 system numbers;If each system number of passage 10 is identical, sub-step (5.4) is performed;Otherwise, by the minimum passage of numerical value As reference channel, sub-step (5.2) is jumped to;(5.2) difference of remaining each system number of passage 10 of current time and the system number of reference channel 10 is calculated, if remaining is appointed The system number of one passage 10 and the absolute value of the difference of the system number of reference channel 10 are more than given threshold, then are back to sub-step (5.1);Otherwise, according to the difference of the system number of respective channel 10 and the system number of reference channel 10, show that respective channel is logical with reference Phase relation between road, then, jump to sub-step (5.3);(5.3) phase relation between the respective channel and reference channel that are drawn according to sub-step (5.2), by respective channel and Row data delay exports after the corresponding time, then performs sub-step (5.4);(5.4) multipath A/D converter is configured to normal mode of operation, multipath A/D converter starts the mould to input Intend signal and carry out analog-to-digital conversion.
- 3. a kind of method for realizing that multipath A/D converter is synchronous as claimed in claim 2, it is characterised in that in sub-step (5.2) in, the given threshold is 6 to 8.
- 4. a kind of method for realizing that multipath A/D converter is synchronous as claimed in claim 1, it is characterised in that in step 5 Afterwards, when fpga chip receives outer triggering signal, energy signal, fpga chip can be believed according to when writing when being write corresponding to generation Number, the parallel data after phase alignment is cached.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201410571383.8A CN104378114B (en) | 2014-10-23 | 2014-10-23 | A kind of method for realizing that multipath A/D converter is synchronous |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201410571383.8A CN104378114B (en) | 2014-10-23 | 2014-10-23 | A kind of method for realizing that multipath A/D converter is synchronous |
Publications (2)
Publication Number | Publication Date |
---|---|
CN104378114A CN104378114A (en) | 2015-02-25 |
CN104378114B true CN104378114B (en) | 2017-12-22 |
Family
ID=52556811
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN201410571383.8A Active CN104378114B (en) | 2014-10-23 | 2014-10-23 | A kind of method for realizing that multipath A/D converter is synchronous |
Country Status (1)
Country | Link |
---|---|
CN (1) | CN104378114B (en) |
Families Citing this family (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN106373511B (en) * | 2016-09-07 | 2019-03-26 | 广州视源电子科技股份有限公司 | Multi-path LVDS clock line detection method and system |
CN106383338B (en) * | 2016-11-17 | 2019-04-09 | 中国电子科技集团公司第四十一研究所 | A kind of Multichannel radar signal pickup assembly based on digital channelizing |
CN106844864B (en) * | 2016-12-23 | 2021-03-26 | 西安空间无线电技术研究所 | Multi-path clock adjusting method based on phase self-synchronization technology |
CN108449088B (en) * | 2018-03-26 | 2022-03-01 | 北京润科通用技术有限公司 | Multichannel high-speed sampling synchronization method and device |
CN109358819B (en) * | 2018-11-28 | 2024-02-20 | 四川九洲电器集团有限责任公司 | AD sampling self-calibration system and method based on Iodelay firmware |
CN109600560A (en) * | 2018-12-04 | 2019-04-09 | 中国航空工业集团公司洛阳电光设备研究所 | Cmos image sensor exports high speed serialization LVDS signal calibration method and device |
CN110188477B (en) * | 2019-05-31 | 2022-08-02 | 中国电子科技集团公司第五十八研究所 | Bit synchronization method for high-speed ADC data transmission |
CN110798211B (en) * | 2019-09-30 | 2023-05-23 | 西南电子技术研究所(中国电子科技集团公司第十研究所) | Universal calibration method for delay error of transmission path of parallel ADC sampling system |
CN110768673A (en) * | 2019-11-13 | 2020-02-07 | 中国电子科技集团公司第五十八研究所 | High-frequency signal acquisition device and self-adaptive phase calibration method thereof |
CN111026233B (en) * | 2019-11-18 | 2021-03-26 | 北京空间机电研究所 | High-speed parallel data receiving system based on clock driver and FPGA |
CN111431533B (en) * | 2020-04-26 | 2023-06-16 | 杭州电子科技大学富阳电子信息研究院有限公司 | Method for synchronizing ADC data and clock of high-speed LVDS interface |
CN111565046B (en) * | 2020-05-27 | 2023-04-28 | 中国科学技术大学 | JESD 204B-based multi-plate synchronous acquisition circuit and method |
CN113078909B (en) * | 2021-03-23 | 2023-01-31 | 汕头市超声检测科技有限公司 | Multichannel high-speed serial LVDS data sorting method and circuit based on FPGA |
CN113485177A (en) * | 2021-06-24 | 2021-10-08 | 西安电子科技大学 | Multi-channel signal preprocessing system and method based on FPGA |
CN113419599A (en) * | 2021-07-12 | 2021-09-21 | 武汉珞珈伊云光电技术有限公司 | Data synchronization method and device, electronic equipment and storage medium |
CN113872745B (en) * | 2021-08-20 | 2024-02-13 | 中国船舶重工集团公司第七二三研究所 | Multichannel signal synchronization system and method |
CN115642902A (en) * | 2022-11-11 | 2023-01-24 | 深圳市紫光同创电子有限公司 | Sampling clock delay phase determining method, device and system and storage medium |
CN118300908A (en) * | 2024-06-06 | 2024-07-05 | 芯云晟(杭州)电子科技有限公司 | Multi-channel connector of serial-parallel transceiver and multi-channel connecting chip of serial-parallel transceiver |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR20080023393A (en) * | 2006-09-11 | 2008-03-14 | 문철홍 | The digital logic circuit for a multiple signal a/d conversion and maximum detection |
CN201130369Y (en) * | 2007-12-20 | 2008-10-08 | 陕西海泰电子有限责任公司 | Multichannel synchronous data capturing card based on VXI bus |
EP2190121A1 (en) * | 2008-11-21 | 2010-05-26 | Sick Ag | Multi-channel A/D converter |
CN103684514A (en) * | 2013-11-25 | 2014-03-26 | 成都九华圆通科技发展有限公司 | Multichannel ADC synchronous sampling intermediate frequency receiver and synchronous sampling method |
-
2014
- 2014-10-23 CN CN201410571383.8A patent/CN104378114B/en active Active
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR20080023393A (en) * | 2006-09-11 | 2008-03-14 | 문철홍 | The digital logic circuit for a multiple signal a/d conversion and maximum detection |
CN201130369Y (en) * | 2007-12-20 | 2008-10-08 | 陕西海泰电子有限责任公司 | Multichannel synchronous data capturing card based on VXI bus |
EP2190121A1 (en) * | 2008-11-21 | 2010-05-26 | Sick Ag | Multi-channel A/D converter |
CN103684514A (en) * | 2013-11-25 | 2014-03-26 | 成都九华圆通科技发展有限公司 | Multichannel ADC synchronous sampling intermediate frequency receiver and synchronous sampling method |
Non-Patent Citations (2)
Title |
---|
多通道数字接收机相位同步技术研究;庞少龙;《中国优秀硕士学位论文全文数据库 信息科技辑 》;20131215;全文 * |
多通道雷达信号模拟器的设计与实现;吝莹;《中国优秀硕士学位论文全文数据库 信息科技辑》;20131215;全文 * |
Also Published As
Publication number | Publication date |
---|---|
CN104378114A (en) | 2015-02-25 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN104378114B (en) | A kind of method for realizing that multipath A/D converter is synchronous | |
CN206711081U (en) | A kind of multi-channel high-speed serial data collection system based on simultaneous techniques | |
CN101662301B (en) | Eight-channel DDS signal source board | |
CN108804371B (en) | Synchronous self-correcting method for receiving multichannel high-speed data | |
CN103364602B (en) | A kind of oscillograph for producing multi-path synchronous clock | |
CN104980156A (en) | Field programmable gate array (FPGA) based high-speed analog-digital converter (ADC) synchronous acquisition system | |
CN104950770A (en) | Controllable high-speed multi-channel signal acquisition control circuit system and control method thereof | |
CN106209341B (en) | Multichannel LVDS timing is aligned detector image acquisition method | |
CN101951313B (en) | FPGA-based SFI4.1 device | |
CN103592881B (en) | A kind of multiple signals synchronous sampling control circuit based on FPGA | |
CA2632031A1 (en) | Aligning data on parallel transmission lines | |
CN102931994A (en) | High-speed signal sampling and synchronizing framework and method applied to signal processing chip | |
CN109672444A (en) | A kind of ultrahigh speed digital analog converter that multichannel clock interweaves | |
EP2258108A1 (en) | High-speed video serializer and deserializer | |
CN102707766A (en) | Signal synchronization device | |
CN113190291A (en) | Configurable protocol conversion system and method based on network-on-chip data acquisition | |
CN106849950A (en) | Radiofrequency signal A/D conversion system and method based on multi tate parallel sampling | |
CN110955179B (en) | Dual-channel shared clock trigger delay adjusting device based on PCI bus | |
CN209517099U (en) | Multichannel A/D conversion system | |
CN106970679A (en) | A kind of multi-chip synchronization structure based on time-digital converter circuit | |
CN112543025B (en) | High-speed serial AD sampling and data processing system and method based on matrixing | |
CN103067148B (en) | A kind of can the method for hardware synchronization between cascade instrument | |
JP5610540B2 (en) | Serial communication interface circuit and parallel serial conversion circuit | |
CN101950278A (en) | Framework of high speed and low power consumption serial communication data receiving interface | |
CN105389155B (en) | A kind of method and system for realizing TDM audio data receipt using SPI interface |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C06 | Publication | ||
PB01 | Publication | ||
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
CB03 | Change of inventor or designer information |
Inventor after: Zhu Shengqi Inventor after: Quan Yinghui Inventor after: Wang Jinlong Inventor after: Li Yachao Inventor after: Cui Junpeng Inventor after: Yao Xindong Inventor after: Xu Rui Inventor before: Quan Yinghui Inventor before: Wang Jinlong Inventor before: Li Yachao Inventor before: Cui Junpeng Inventor before: Yao Xindong Inventor before: Xu Rui |
|
CB03 | Change of inventor or designer information | ||
GR01 | Patent grant | ||
GR01 | Patent grant |