CN102473086B - 提供分布式判定预测的方法、系统和计算机可访问介质 - Google Patents
提供分布式判定预测的方法、系统和计算机可访问介质 Download PDFInfo
- Publication number
- CN102473086B CN102473086B CN201080035509.XA CN201080035509A CN102473086B CN 102473086 B CN102473086 B CN 102473086B CN 201080035509 A CN201080035509 A CN 201080035509A CN 102473086 B CN102473086 B CN 102473086B
- Authority
- CN
- China
- Prior art keywords
- decision
- instruction
- core
- block
- history register
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/38—Concurrent instruction execution, e.g. pipeline or look ahead
- G06F9/3836—Instruction issuing, e.g. dynamic instruction scheduling or out of order instruction execution
- G06F9/3842—Speculative instruction execution
- G06F9/3844—Speculative instruction execution using dynamic branch prediction, e.g. using branch history tables
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F8/00—Arrangements for software engineering
- G06F8/40—Transformation of program code
- G06F8/41—Compilation
- G06F8/44—Encoding
- G06F8/445—Exploiting fine grain parallelism, i.e. parallelism at instruction level
- G06F8/4451—Avoiding pipeline stalls
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/38—Concurrent instruction execution, e.g. pipeline or look ahead
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/38—Concurrent instruction execution, e.g. pipeline or look ahead
- G06F9/3836—Instruction issuing, e.g. dynamic instruction scheduling or out of order instruction execution
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/38—Concurrent instruction execution, e.g. pipeline or look ahead
- G06F9/3836—Instruction issuing, e.g. dynamic instruction scheduling or out of order instruction execution
- G06F9/3842—Speculative instruction execution
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/38—Concurrent instruction execution, e.g. pipeline or look ahead
- G06F9/3854—Instruction completion, e.g. retiring, committing or graduating
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Software Systems (AREA)
- General Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Advance Control (AREA)
- Executing Machine-Instructions (AREA)
- Devices For Executing Special Programs (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| CN201510449244.2A CN105183449B (zh) | 2009-09-09 | 2010-06-11 | 提供分布式判定预测的方法和系统 |
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US12/556,440 | 2009-09-09 | ||
| US12/556,440 US8433885B2 (en) | 2009-09-09 | 2009-09-09 | Method, system and computer-accessible medium for providing a distributed predicate prediction |
| PCT/US2010/038350 WO2011031361A1 (en) | 2009-09-09 | 2010-06-11 | Method, system and computer-accessible medium for providing a distributed predicate prediction |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| CN201510449244.2A Division CN105183449B (zh) | 2009-09-09 | 2010-06-11 | 提供分布式判定预测的方法和系统 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| CN102473086A CN102473086A (zh) | 2012-05-23 |
| CN102473086B true CN102473086B (zh) | 2015-08-19 |
Family
ID=43648555
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| CN201510449244.2A Active CN105183449B (zh) | 2009-09-09 | 2010-06-11 | 提供分布式判定预测的方法和系统 |
| CN201080035509.XA Active CN102473086B (zh) | 2009-09-09 | 2010-06-11 | 提供分布式判定预测的方法、系统和计算机可访问介质 |
Family Applications Before (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| CN201510449244.2A Active CN105183449B (zh) | 2009-09-09 | 2010-06-11 | 提供分布式判定预测的方法和系统 |
Country Status (6)
| Country | Link |
|---|---|
| US (1) | US8433885B2 (enExample) |
| JP (3) | JP2013500539A (enExample) |
| KR (1) | KR101364314B1 (enExample) |
| CN (2) | CN105183449B (enExample) |
| DE (1) | DE112010003595B4 (enExample) |
| WO (1) | WO2011031361A1 (enExample) |
Families Citing this family (46)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US10698859B2 (en) | 2009-09-18 | 2020-06-30 | The Board Of Regents Of The University Of Texas System | Data multicasting with router replication and target instruction identification in a distributed multi-core processing architecture |
| US9021241B2 (en) * | 2010-06-18 | 2015-04-28 | The Board Of Regents Of The University Of Texas System | Combined branch target and predicate prediction for instruction blocks |
| US20130246736A1 (en) * | 2010-11-25 | 2013-09-19 | Toyota Jidosha Kabushiki Kaisha | Processor, electronic control unit and generating program |
| JPWO2012127589A1 (ja) * | 2011-03-18 | 2014-07-24 | 富士通株式会社 | マルチコアプロセッサシステム、および分岐予測方法 |
| US9182991B2 (en) | 2012-02-06 | 2015-11-10 | International Business Machines Corporation | Multi-threaded processor instruction balancing through instruction uncertainty |
| US9268569B2 (en) | 2012-02-24 | 2016-02-23 | Apple Inc. | Branch misprediction behavior suppression on zero predicate branch mispredict |
| US9792252B2 (en) | 2013-05-31 | 2017-10-17 | Microsoft Technology Licensing, Llc | Incorporating a spatial array into one or more programmable processor cores |
| US9507594B2 (en) * | 2013-07-02 | 2016-11-29 | Intel Corporation | Method and system of compiling program code into predicated instructions for execution on a processor without a program counter |
| US20160232346A1 (en) * | 2015-02-05 | 2016-08-11 | Qualcomm Incorporated | Mechanism for tracking tainted data |
| US9946549B2 (en) | 2015-03-04 | 2018-04-17 | Qualcomm Incorporated | Register renaming in block-based instruction set architecture |
| US9916164B2 (en) * | 2015-06-11 | 2018-03-13 | Intel Corporation | Methods and apparatus to optimize instructions for execution by a processor |
| US10169044B2 (en) | 2015-06-26 | 2019-01-01 | Microsoft Technology Licensing, Llc | Processing an encoding format field to interpret header information regarding a group of instructions |
| US10409599B2 (en) | 2015-06-26 | 2019-09-10 | Microsoft Technology Licensing, Llc | Decoding information about a group of instructions including a size of the group of instructions |
| US9946548B2 (en) | 2015-06-26 | 2018-04-17 | Microsoft Technology Licensing, Llc | Age-based management of instruction blocks in a processor instruction window |
| US10409606B2 (en) | 2015-06-26 | 2019-09-10 | Microsoft Technology Licensing, Llc | Verifying branch targets |
| US10191747B2 (en) | 2015-06-26 | 2019-01-29 | Microsoft Technology Licensing, Llc | Locking operand values for groups of instructions executed atomically |
| US10175988B2 (en) | 2015-06-26 | 2019-01-08 | Microsoft Technology Licensing, Llc | Explicit instruction scheduler state information for a processor |
| US9940136B2 (en) | 2015-06-26 | 2018-04-10 | Microsoft Technology Licensing, Llc | Reuse of decoded instructions |
| US9952867B2 (en) | 2015-06-26 | 2018-04-24 | Microsoft Technology Licensing, Llc | Mapping instruction blocks based on block size |
| US20160378491A1 (en) * | 2015-06-26 | 2016-12-29 | Microsoft Technology Licensing, Llc | Determination of target location for transfer of processor control |
| US11755484B2 (en) | 2015-06-26 | 2023-09-12 | Microsoft Technology Licensing, Llc | Instruction block allocation |
| US10346168B2 (en) | 2015-06-26 | 2019-07-09 | Microsoft Technology Licensing, Llc | Decoupled processor instruction window and operand buffer |
| US9720693B2 (en) | 2015-06-26 | 2017-08-01 | Microsoft Technology Licensing, Llc | Bulk allocation of instruction blocks to a processor instruction window |
| US10719321B2 (en) | 2015-09-19 | 2020-07-21 | Microsoft Technology Licensing, Llc | Prefetching instruction blocks |
| US10452399B2 (en) | 2015-09-19 | 2019-10-22 | Microsoft Technology Licensing, Llc | Broadcast channel architectures for block-based processors |
| US10678544B2 (en) | 2015-09-19 | 2020-06-09 | Microsoft Technology Licensing, Llc | Initiating instruction block execution using a register access instruction |
| US10095519B2 (en) | 2015-09-19 | 2018-10-09 | Microsoft Technology Licensing, Llc | Instruction block address register |
| US20170083341A1 (en) * | 2015-09-19 | 2017-03-23 | Microsoft Technology Licensing, Llc | Segmented instruction block |
| US10198263B2 (en) | 2015-09-19 | 2019-02-05 | Microsoft Technology Licensing, Llc | Write nullification |
| US10871967B2 (en) | 2015-09-19 | 2020-12-22 | Microsoft Technology Licensing, Llc | Register read/write ordering |
| US10061584B2 (en) | 2015-09-19 | 2018-08-28 | Microsoft Technology Licensing, Llc | Store nullification in the target field |
| US11977891B2 (en) | 2015-09-19 | 2024-05-07 | Microsoft Technology Licensing, Llc | Implicit program order |
| US11681531B2 (en) | 2015-09-19 | 2023-06-20 | Microsoft Technology Licensing, Llc | Generation and use of memory access instruction order encodings |
| US10031756B2 (en) | 2015-09-19 | 2018-07-24 | Microsoft Technology Licensing, Llc | Multi-nullification |
| US10936316B2 (en) | 2015-09-19 | 2021-03-02 | Microsoft Technology Licensing, Llc | Dense read encoding for dataflow ISA |
| US11016770B2 (en) | 2015-09-19 | 2021-05-25 | Microsoft Technology Licensing, Llc | Distinct system registers for logical processors |
| US20170083319A1 (en) * | 2015-09-19 | 2017-03-23 | Microsoft Technology Licensing, Llc | Generation and use of block branch metadata |
| US10180840B2 (en) | 2015-09-19 | 2019-01-15 | Microsoft Technology Licensing, Llc | Dynamic generation of null instructions |
| US10768936B2 (en) | 2015-09-19 | 2020-09-08 | Microsoft Technology Licensing, Llc | Block-based processor including topology and control registers to indicate resource sharing and size of logical processor |
| US10776115B2 (en) | 2015-09-19 | 2020-09-15 | Microsoft Technology Licensing, Llc | Debug support for block-based processor |
| US11126433B2 (en) | 2015-09-19 | 2021-09-21 | Microsoft Technology Licensing, Llc | Block-based processor core composition register |
| US20170315812A1 (en) | 2016-04-28 | 2017-11-02 | Microsoft Technology Licensing, Llc | Parallel instruction scheduler for block isa processor |
| US20180081690A1 (en) * | 2016-09-21 | 2018-03-22 | Qualcomm Incorporated | Performing distributed branch prediction using fused processor cores in processor-based systems |
| US11531552B2 (en) | 2017-02-06 | 2022-12-20 | Microsoft Technology Licensing, Llc | Executing multiple programs simultaneously on a processor core |
| US10963379B2 (en) | 2018-01-30 | 2021-03-30 | Microsoft Technology Licensing, Llc | Coupling wide memory interface to wide write back paths |
| US10824429B2 (en) | 2018-09-19 | 2020-11-03 | Microsoft Technology Licensing, Llc | Commit logic and precise exceptions in explicit dataflow graph execution architectures |
Citations (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20010032308A1 (en) * | 1998-08-04 | 2001-10-18 | Grochowski Edward T. | Method and apparatus for performing predicate prediction |
| US20050172277A1 (en) * | 2004-02-04 | 2005-08-04 | Saurabh Chheda | Energy-focused compiler-assisted branch prediction |
| CN101401065A (zh) * | 2006-03-17 | 2009-04-01 | 高通股份有限公司 | 用于循环分支的分支历史寄存器 |
| US20090158017A1 (en) * | 2007-12-17 | 2009-06-18 | Microsoft Corporation | Target-frequency based indirect jump prediction for high-performance processors |
| US20090172371A1 (en) * | 2007-12-31 | 2009-07-02 | Microsoft Corporation | Feedback mechanism for dynamic predication of indirect jumps |
Family Cites Families (14)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP3499252B2 (ja) * | 1993-03-19 | 2004-02-23 | 株式会社ルネサステクノロジ | コンパイル装置及びデータ処理装置 |
| US6178498B1 (en) * | 1997-12-18 | 2001-01-23 | Idea Corporation | Storing predicted branch target address in different storage according to importance hint in branch prediction instruction |
| US20010042195A1 (en) * | 1998-08-04 | 2001-11-15 | Ralph M. Kling | Method and apparatus for performing predicate prediction |
| US6367004B1 (en) * | 1998-12-31 | 2002-04-02 | Intel Corporation | Method and apparatus for predicting a predicate based on historical information and the least significant bits of operands to be compared |
| US6513109B1 (en) * | 1999-08-31 | 2003-01-28 | International Business Machines Corporation | Method and apparatus for implementing execution predicates in a computer processing system |
| US6662294B1 (en) * | 2000-09-28 | 2003-12-09 | International Business Machines Corporation | Converting short branches to predicated instructions |
| US20030023959A1 (en) * | 2001-02-07 | 2003-01-30 | Park Joseph C.H. | General and efficient method for transforming predicated execution to static speculation |
| US7114059B2 (en) * | 2001-11-05 | 2006-09-26 | Intel Corporation | System and method to bypass execution of instructions involving unreliable data during speculative execution |
| KR100528479B1 (ko) * | 2003-09-24 | 2005-11-15 | 삼성전자주식회사 | 전력 소모를 감소시키기 위한 분기 예측기 및 구현방법 |
| US20050216714A1 (en) * | 2004-03-25 | 2005-09-29 | Intel Corporation | Method and apparatus for predicting confidence and value |
| WO2006112045A1 (ja) * | 2005-03-31 | 2006-10-26 | Matsushita Electric Industrial Co., Ltd. | 演算処理装置 |
| US7487340B2 (en) * | 2006-06-08 | 2009-02-03 | International Business Machines Corporation | Local and global branch prediction information storage |
| US20070288733A1 (en) * | 2006-06-08 | 2007-12-13 | Luick David A | Early Conditional Branch Resolution |
| US9946550B2 (en) * | 2007-09-17 | 2018-04-17 | International Business Machines Corporation | Techniques for predicated execution in an out-of-order processor |
-
2009
- 2009-09-09 US US12/556,440 patent/US8433885B2/en active Active
-
2010
- 2010-06-11 DE DE112010003595.4T patent/DE112010003595B4/de active Active
- 2010-06-11 KR KR1020127005879A patent/KR101364314B1/ko active Active
- 2010-06-11 CN CN201510449244.2A patent/CN105183449B/zh active Active
- 2010-06-11 JP JP2012522834A patent/JP2013500539A/ja active Pending
- 2010-06-11 CN CN201080035509.XA patent/CN102473086B/zh active Active
- 2010-06-11 WO PCT/US2010/038350 patent/WO2011031361A1/en not_active Ceased
-
2014
- 2014-05-07 JP JP2014095690A patent/JP5747104B2/ja active Active
-
2015
- 2015-05-11 JP JP2015096238A patent/JP2015164068A/ja active Pending
Patent Citations (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20010032308A1 (en) * | 1998-08-04 | 2001-10-18 | Grochowski Edward T. | Method and apparatus for performing predicate prediction |
| US20050172277A1 (en) * | 2004-02-04 | 2005-08-04 | Saurabh Chheda | Energy-focused compiler-assisted branch prediction |
| CN101401065A (zh) * | 2006-03-17 | 2009-04-01 | 高通股份有限公司 | 用于循环分支的分支历史寄存器 |
| US20090158017A1 (en) * | 2007-12-17 | 2009-06-18 | Microsoft Corporation | Target-frequency based indirect jump prediction for high-performance processors |
| US20090172371A1 (en) * | 2007-12-31 | 2009-07-02 | Microsoft Corporation | Feedback mechanism for dynamic predication of indirect jumps |
Non-Patent Citations (1)
| Title |
|---|
| 融合判断信息于分支预测器;方芳等;《电脑知识与技术》;20090331;第5卷(第9期);第2204-2206页 * |
Also Published As
| Publication number | Publication date |
|---|---|
| DE112010003595B4 (de) | 2024-06-06 |
| JP2013500539A (ja) | 2013-01-07 |
| JP5747104B2 (ja) | 2015-07-08 |
| CN105183449A (zh) | 2015-12-23 |
| DE112010003595T5 (de) | 2012-11-22 |
| US20110060889A1 (en) | 2011-03-10 |
| WO2011031361A1 (en) | 2011-03-17 |
| KR101364314B1 (ko) | 2014-02-18 |
| CN105183449B (zh) | 2018-12-18 |
| CN102473086A (zh) | 2012-05-23 |
| JP2014142969A (ja) | 2014-08-07 |
| US8433885B2 (en) | 2013-04-30 |
| JP2015164068A (ja) | 2015-09-10 |
| KR20120068855A (ko) | 2012-06-27 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| CN102473086B (zh) | 提供分布式判定预测的方法、系统和计算机可访问介质 | |
| US8464271B2 (en) | Runtime dependence-aware scheduling using assist thread | |
| CN101916180B (zh) | Risc处理器中执行寄存器类型指令的方法和其系统 | |
| RU2663362C1 (ru) | Команда и логическая схема для сортировки и выгрузки команд сохранения | |
| US20040143721A1 (en) | Data speculation based on addressing patterns identifying dual-purpose register | |
| EP3398113B1 (en) | Loop code processor optimizations | |
| EP3767462B1 (en) | Detecting a dynamic control flow re-convergence point for conditional branches in hardware | |
| CN102934075A (zh) | 用于使用预先通知技术改变程序的顺序流程的方法和设备 | |
| KR20180021812A (ko) | 연속하는 블록을 병렬 실행하는 블록 기반의 아키텍쳐 | |
| US9851979B2 (en) | Split-level history buffer in a computer processing unit | |
| TW200935303A (en) | Strand-based computing hardware and dynamically optimizing strandware for a high performance microprocessor system | |
| US10896040B2 (en) | Implementing a received add program counter immediate shift (ADDPCIS) instruction using a micro-coded or cracked sequence | |
| US20160011889A1 (en) | Simulation method and storage medium | |
| Sazeides | Modeling value speculation | |
| TW202507508A (zh) | 偏向間接控制轉移預測 | |
| TW200409024A (en) | Processor including branch prediction mechanism for far jump and far call instructions | |
| Thielmann et al. | Memory latency hiding by load value speculation for reconfigurable computers | |
| Keckler et al. | Method, system and computer-accessible medium for providing a distributed predicate prediction | |
| Bielby | Ultra low power cooperative branch prediction | |
| Lee et al. | On augmenting trace cache for high-bandwidth value prediction | |
| TW202505376A (zh) | 偏向條件指令預測 | |
| John | Effectiveness of SPEC CPU2006 and multimedia applications on Intel's single, dual and quad core processors | |
| Naresh | Express misprediction recovery | |
| CN120704745A (zh) | 一种计算指令的执行方法、装置、电子设备、介质及产品 | |
| Thielmann et al. | Widening the Memory Bottleneck by Automatically-Compiled Application-Specific Speculation Mechanisms |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| C06 | Publication | ||
| PB01 | Publication | ||
| C10 | Entry into substantive examination | ||
| SE01 | Entry into force of request for substantive examination | ||
| C14 | Grant of patent or utility model | ||
| GR01 | Patent grant |