CN102033843B - Direct interface method of RS485 bus and high-speed intelligent unified bus - Google Patents
Direct interface method of RS485 bus and high-speed intelligent unified bus Download PDFInfo
- Publication number
- CN102033843B CN102033843B CN201010578036XA CN201010578036A CN102033843B CN 102033843 B CN102033843 B CN 102033843B CN 201010578036X A CN201010578036X A CN 201010578036XA CN 201010578036 A CN201010578036 A CN 201010578036A CN 102033843 B CN102033843 B CN 102033843B
- Authority
- CN
- China
- Prior art keywords
- data
- bus
- speed
- high speed
- dual
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Images
Classifications
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02D—CLIMATE CHANGE MITIGATION TECHNOLOGIES IN INFORMATION AND COMMUNICATION TECHNOLOGIES [ICT], I.E. INFORMATION AND COMMUNICATION TECHNOLOGIES AIMING AT THE REDUCTION OF THEIR OWN ENERGY USE
- Y02D10/00—Energy efficient computing, e.g. low power processors, power management or thermal management
Landscapes
- Communication Control (AREA)
Abstract
The invention discloses a direct interface method of an RS485 bus and a high-speed intelligent unified bus, which is used for solving the technical problem that the traditional RS485 bus can not be directly accessed to the high-speed intelligent unified bus. The technical scheme is that: high-speed serial parallel conversion of data of the high-speed intelligent unified bus is realized by adopting high-speed serial parallel conversion, a high-speed intelligent unified bus protocol is configured by adopting a low-speed logic element, data cache is carried out by adopting a high-speed dual-port SRAM (Static Random Access Memory), a read-write clock of the high-speed dual-port SRAM is intelligently switched by adopting a high-speed monitoring unit, data is directly interacted with the RS485 bus by adopting a method of directly connecting a data port of a UART (Universal Asynchronous Receiver Transmitter) controller with a data port of the high-speed intelligent unified bus, and the direct interface of the RS485 bus and the high-speed intelligent unified bus is realized on the basis of the scheme. The interface of the RS485 bus and the high-speed intelligent unified bus realizes the convenient and flexible interconnection of the RS485bus with other buses while solving the problem, and reduces the bus medium quantity of the system interconnection and the system power consumption.
Description
Technical field
The present invention relates to a kind of EBI method, the direct interface method of particularly a kind of RS485 bus and high-speed intelligent unibus.
Background technology
Based on the network distribution type TT&C system of RS485 bus, have that simple in structure, antijamming capability is strong, a long transmission distance, low cost and other advantages.A lot of GPS in the aircraft industry, the communication interface of IMU all adopt the RS485 bus standard, and the remote meter reading in the civilian industry, industrial monitoring etc. adopt the RS485 bus standard mostly.RS485 adopts the RS232 agreement, can make things convenient for networking, but communication speed has only 921600bps at most.The development of the synthesization of contemporary electronic systems, intelligence; Information sharing becomes the key of system synthesis; The high-speed intelligent unibus of an urgent demand RS485 bus and ten thousand megabits can be realized information sharing, and RS485 bus itself can't directly be connected with the high-speed intelligent unibus at present.
" " disclose the interface of a kind of RS485 bus and USB, this method adopts the special chip TUSB3410 of Ti company as core devices to document for the design of RS485-USB converter and application; applicating technology; the 31st the 2nd phase of volume, 2004 02 month; This device is that USB changes the UART chip, promptly realizes the interface of USB and RS485 bus.Though usb bus has higher speed, the transmission range of usb bus is shorter, is difficult to realize high-speed remote control.Still do not solve the problem that RS485 directly inserts the high-speed intelligent unibus.
Summary of the invention
In order to overcome the problem that existing RS485 bus can't directly insert the high-speed intelligent unibus, the present invention provides the direct interface method of a kind of RS485 bus and high-speed intelligent unibus.This method adopts storage forwarding, bus code, protocol configuration principle to realize RS485 and intelligent bus interface; Wherein the intelligent bus agreement adopts the high speed logic cell configuration; The transmitting-receiving of intelligent bus data adopts high-speed transceiver to realize; Metadata cache adopts the dual-port SRAM of changeable read-write clock to realize that the Frame coding techniques is adopted in the management of transceive data.Realize the interconnected of RS485 bus and high-speed intelligent unibus based on this.
The present invention solves the technical scheme that its technical matters adopts, the direct interface method of a kind of RS485 bus and high-speed intelligent unibus, and its characteristics may further comprise the steps:
The RS485 bus data is converted into high-speed intelligent unibus data.
Adopt the RS485 bus transceiver that the signal on the RS485 network is carried out the level format adjustment, then the result is inputed to the UART controller.The UART controller receives input, and will receive data and carry out protocol analysis and data extract according to the RS232 bus protocol, and the data of extracting are passed to high-speed intelligent unibus protocol element through FPDP.High-speed intelligent unibus protocol element is encoded the data that pass over according to pre-configured bus protocol, and the data after will encoding write the FX among the high speed dual-port SRAM with low-speed clock, and notice high speed monitor unit.When the high speed monitor unit stopped in high speed dual-port SRAM write data at intelligent bus, at first the read-write clock with high speed dual-port SRAM switched to high-frequency clock, triggered at a high speed string and converting unit then and read the data among the high speed dual-port SRAM.At a high speed after string and the converting unit reading of data, data are carried out and go here and theres conversion, afterwards data are coupled to directly transmission on the optical fiber.
High-speed intelligent unibus data conversion is the RS485 bus data.
Employing high speed string and converting unit are gone here and there to the signal on the high-speed intelligent unibus network and are changed, and with high-frequency clock the data that receive are write the FX among the dual-port SRAM then, and notice high speed monitor unit.When the high speed monitor unit stops in high speed dual-port SRAM write data at a high speed string and conversion, the clock of high speed dual-port SRAM is switched to low-speed clock, and trigger high-speed intelligent unibus protocol element reading data.High-speed intelligent unibus protocol element receives after the triggering, the data among the high speed dual-port SRAM is read, and carry out Frame decoding and valid data extraction according to pre-configured bus protocol, then the data of extracting is paid the UART controller.The UART controller is at first intercepted bus state, at one's leisure, the data of paying is passed to the RS485 transceiver after according to RS232 bus protocol coding.The RS485 transceiver carries out data after the level format adjustment, data is coupled on the RS485 network sends.
The invention has the beneficial effects as follows: owing to adopt storage forwarding, bus code, protocol configuration principle to realize RS485 and intelligent bus interface; Wherein the intelligent bus agreement adopts the high speed logic cell configuration; The transmitting-receiving of intelligent bus data adopts high-speed transceiver to realize; Metadata cache adopts the dual-port SRAM of changeable read-write clock to realize that the Frame coding techniques is adopted in the management of transceive data.Realize the interconnected of RS485 bus and high-speed intelligent unibus based on this.The invention solves the interface of RS485 and high-speed loop network bus; Flexible configuration characteristic based on the intelligent bus agreement has realized that the convenience of RS485 and other buses is interconnected; Reduced the bus quantity of interconnected bus medium on a large scale.
Below in conjunction with accompanying drawing and embodiment the present invention is elaborated.
Description of drawings
Fig. 1 is the direct interface structural drawing of RS485 bus and high-speed intelligent unibus.
Fig. 2 is that the RS485 bus is changeed high-speed intelligent unibus figure.
Fig. 3 is that the high-speed intelligent unibus changes the total line chart of RS485.
Embodiment
With reference to Fig. 1~3, specify the present invention.
RS485 transceiver of the present invention adopts MAX485, and the UART controller can adopt the design of EP2C35 Series FPGA, also can adopt the SC16C550 chip to realize, the high speed two-port RAM adopts IDT70V3079; High-speed intelligent unibus protocol element realizes based on the LSL device, like the EPC12 Series FPGA; The high speed monitor unit adopts the high speed logic device to realize, like the high speed logic device of Hittite company; String and converting unit can adopt BCM8152 to realize the data transmit-receive speed of 10Gbps at a high speed.Through write the UART controller configuration facility (CCF), at a high speed string and converting unit configurator make RS485 bus and string and converting unit can work independently at a high speed; Through realizing that in the high speed logic device clock switch unit, high speed monitor unit make the clock of dual-port SRAM intelligence to switch.
The present invention comprises that mainly the RS485 bus receives data, pays data the process of transmitting of high-speed intelligent unibus; The high-speed intelligent unibus receives data, data is paid the receiving course of RS485 bus.
Process of transmitting: adopt the RS485 bus transceiver that the signal on the RS485 network is carried out the level format adjustment, then the result is inputed to the UART controller.The UART controller receives input, and will receive data and carry out protocol analysis and data extract according to the RS232 bus protocol, and the data of extracting are passed to high-speed intelligent unibus protocol element through FPDP.High-speed intelligent unibus protocol element is encoded according to pre-configured bus protocol to the data that the RS485 bus passes over, and the data after will encoding write the FX among the high speed dual-port SRAM with low-speed clock, and notice high speed monitor unit.When the high speed monitor unit stopped in high speed dual-port SRAM write data at intelligent bus, at first the read-write clock with high speed dual-port SRAM switched to high-frequency clock, triggered at a high speed string and converting unit then and read the data among the high speed dual-port SRAM.At a high speed after string and the converting unit reading of data, data are carried out and gone here and there conversion, data are coupled on the optical fiber send afterwards.
Receiving course: employing high speed string and converting unit are gone here and there to the signal on the high-speed intelligent unibus network and are changed, and with high-frequency clock the data that receive are write the FX among the dual-port SRAM then, and notice high speed monitor unit.When the high speed monitor unit stops in high speed dual-port SRAM write data at a high speed string and conversion, the clock of high speed dual-port SRAM is switched to low-speed clock, and trigger high-speed intelligent unibus protocol element reading data.High-speed intelligent unibus protocol element receives after the triggering, the data among the high speed dual-port SRAM is read, and carry out Frame decoding and load data extraction according to pre-configured bus protocol, then the data of extracting is paid the UART controller.The UART controller is at first intercepted bus state, at one's leisure, the data of paying is passed to the RS485 transceiver after according to RS232 bus protocol coding.The RS485 transceiver carries out data after the level format adjustment, data is coupled on the RS485 network sends.
The interface of RS485 and intelligent bus has at first solved the interface of RS485 and high-speed loop network bus; Secondly the flexible configuration characteristic based on the intelligent bus agreement can realize that the convenience of RS485 and other buses is interconnected; Once more multiple bus medium being merged becomes a branch of optical fiber, has greatly reduced system bulk and interconnected cost; Once more because only at the high speed dual-port SRAM that joins with the high-speed intelligent unibus, string and converting unit, high speed monitor unit adopt the very high frequency(VHF) device at a high speed, and remainder can adopt conventional device, thereby has reduced power consumption, the cost expense of system.
Claims (1)
1. the direct interface method of RS485 bus and high-speed intelligent unibus is characterized in that may further comprise the steps:
(a) adopt the RS485 bus transceiver that the signal on the RS485 network is carried out the level format adjustment, then the result is inputed to the UART controller; The UART controller receives input, and will receive data and carry out protocol analysis and data extract according to the RS232 bus protocol, and the data of extracting are passed to high-speed intelligent unibus protocol element through FPDP; High-speed intelligent unibus protocol element is encoded the data that pass over according to pre-configured bus protocol, and the data after will encoding write the FX among the high speed dual-port SRAM with low-speed clock, and notice high speed monitor unit; When the high speed monitor unit stopped in high speed dual-port SRAM write data at intelligent bus, at first the read-write clock with high speed dual-port SRAM switched to high-frequency clock, triggered at a high speed string and converting unit then and read the data among the high speed dual-port SRAM; At a high speed after string and the converting unit reading of data, data are carried out and go here and theres conversion, afterwards data are coupled to directly transmission on the optical fiber;
(b) employing high speed string and converting unit are gone here and there to the signal on the high-speed intelligent unibus network and are changed, and with high-frequency clock the data that receive are write the FX among the dual-port SRAM then, and notice high speed monitor unit; When the high speed monitor unit stops in high speed dual-port SRAM write data at a high speed string and converting unit, the clock of high speed dual-port SRAM is switched to low-speed clock, and trigger high-speed intelligent unibus protocol element reading data; High-speed intelligent unibus protocol element receives after the triggering, the data among the high speed dual-port SRAM is read, and carry out Frame decoding and valid data extraction according to pre-configured bus protocol, then the data of extracting is paid the UART controller; The UART controller is at first intercepted bus state, at one's leisure, the data of paying is passed to the RS485 transceiver after according to RS232 bus protocol coding; The RS485 transceiver carries out data after the level format adjustment, data is coupled on the RS485 network sends.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201010578036XA CN102033843B (en) | 2010-12-02 | 2010-12-02 | Direct interface method of RS485 bus and high-speed intelligent unified bus |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201010578036XA CN102033843B (en) | 2010-12-02 | 2010-12-02 | Direct interface method of RS485 bus and high-speed intelligent unified bus |
Publications (2)
Publication Number | Publication Date |
---|---|
CN102033843A CN102033843A (en) | 2011-04-27 |
CN102033843B true CN102033843B (en) | 2012-08-01 |
Family
ID=43886759
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN201010578036XA Expired - Fee Related CN102033843B (en) | 2010-12-02 | 2010-12-02 | Direct interface method of RS485 bus and high-speed intelligent unified bus |
Country Status (1)
Country | Link |
---|---|
CN (1) | CN102033843B (en) |
Families Citing this family (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN102169472B (en) * | 2011-05-17 | 2013-10-09 | 福建省万华电子科技有限公司 | RS485 bus interface circuit |
CN102914982B (en) * | 2011-08-05 | 2015-06-03 | 同济大学 | Bus structure for distribution control system of robot |
CN104932995A (en) * | 2014-03-18 | 2015-09-23 | 上海斐讯数据通信技术有限公司 | RS485 bus-to-HBI bus system |
CN105007151A (en) * | 2015-07-23 | 2015-10-28 | 株洲南车时代电气股份有限公司 | High/low-speed bus communication method and device |
CN106487413B (en) * | 2015-08-28 | 2019-06-11 | 沈阳中科奥维科技股份有限公司 | A kind of monitoring system based on industry wireless network WIA-PA wireless communication standard |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN2657297Y (en) * | 2003-10-13 | 2004-11-17 | 华为技术有限公司 | RS 485 bus receiving-transmitting controller |
CN101345629A (en) * | 2008-08-21 | 2009-01-14 | 武汉科技大学 | Double on-site bus interface converter |
-
2010
- 2010-12-02 CN CN201010578036XA patent/CN102033843B/en not_active Expired - Fee Related
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN2657297Y (en) * | 2003-10-13 | 2004-11-17 | 华为技术有限公司 | RS 485 bus receiving-transmitting controller |
CN101345629A (en) * | 2008-08-21 | 2009-01-14 | 武汉科技大学 | Double on-site bus interface converter |
Non-Patent Citations (1)
Title |
---|
种满东.基于PCI总线的RS485接口卡的设计.《科技创新导报》.2009,(第3期),38. * |
Also Published As
Publication number | Publication date |
---|---|
CN102033843A (en) | 2011-04-27 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN102033843B (en) | Direct interface method of RS485 bus and high-speed intelligent unified bus | |
CN102075397B (en) | Direct interfacing method for ARINC429 bus and high-speed intelligent unified bus | |
CN102023947B (en) | Direct interface method of institute of electrical and electronic engineers (IEEE) 1394 bus and high-speed intelligent unified bus | |
CN101770420A (en) | System on chip (SOC) debugging structure and method for realizing output of debugging information | |
CN102033841B (en) | Direct interface method for USB (Universal Serial Bus) 2.0 bus and high-speed intelligent unified bus | |
CN102023950B (en) | Method for directly connecting MIL-STD-1773 bus with high-speed intelligent unified bus | |
CN102053942B (en) | Direct interface method of military standard-1553B (MIL-STD-1553B) bus and high-speed intelligent unified bus | |
CN102098103A (en) | Direct interface method of fiber channel (FC) bus and high-speed intelligent unified bus | |
CN102088385B (en) | Direct interface method for Loytec module bus and high speed intelligent unified bus | |
CN102169471B (en) | Direct interface method of ARINC629 bus and high-speed intelligent unified bus | |
CN205920595U (en) | Long -range accuse system of copying of intelligence water gauge with high commonality | |
CN102033844B (en) | Direct interface method for LonWorks bus and high-speed intelligent unified bus | |
CN102023948B (en) | Direct interface method of USB 3.0 bus and high speed intelligent unified bus | |
CN203632694U (en) | System for realizing data conversion between XBEE devices and Bluetooth devices | |
CN102033842B (en) | Interface method for mode S responder and high-speed intelligent unified bus | |
CN203204997U (en) | CAN bus interface high-resolution display screen controller based on FPGA | |
CN102081589B (en) | VHF (Very High Frequency) omnidirection range receiving system and high-speed intelligent unified bus interfacing method | |
CN102023951B (en) | Direct interface method of CAN (controller area network) bus and high-speed intelligent unified bus | |
CN102023949B (en) | Interface method of distance measuring equipment (DME) receiving system and high-speed intelligent unified bus | |
CN206684731U (en) | The bidirectional data transmission system of FPGA based on USB3.0 | |
CN102023946B (en) | Interface method of USB 1.1 bus and high-speed intelligent unified bus | |
CN202771609U (en) | CAN (controller area network) bus based automatic meter reading system for residential quarters | |
CN203261424U (en) | Wireless video monitoring system based on system on chip (SOC) | |
CN202189401U (en) | 2.4G attendance terminal for primary and middle schools | |
CN202978945U (en) | Three-phase electric energy meter communication module based on optical fiber communication mode |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C06 | Publication | ||
PB01 | Publication | ||
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
C14 | Grant of patent or utility model | ||
GR01 | Patent grant | ||
CF01 | Termination of patent right due to non-payment of annual fee | ||
CF01 | Termination of patent right due to non-payment of annual fee |
Granted publication date: 20120801 Termination date: 20171202 |